Modelling and simulation of baseband processor for UHF RFID reader on FPGA / Ismarani Ismail and A. Ibrahim
A baseband processor of UHF RFID reader that presented in this paper is based on International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The protocol also known Electronic Product Code (EPC) Class-1 Generation-2 Radio Frequency Identif...
Saved in:
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
UiTM Press
2013
|
Subjects: | |
Online Access: | https://ir.uitm.edu.my/id/eprint/62952/1/62952.pdf https://ir.uitm.edu.my/id/eprint/62952/ https://jeesr.uitm.edu.my/v1/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Mara |
Language: | English |
Summary: | A baseband processor of UHF RFID reader that presented in this paper is based on International Organization for Standardization and International Electrotechnical Commission (ISO/IEC 18000-6) protocol. The protocol also known Electronic Product Code (EPC) Class-1 Generation-2 Radio Frequency Identification (RFID) protocol. The baseband processor consists of PIE encoder, FM0 decoder and Miller decoder. The behavior of the PIE encoder, FM0 decoder and Miller decoder architecture is realized by derivation of Verilog Hardware Description Language (HDL) code in Quartus II software. Utilizing the ModelSimAltera, the encoder and decoder architecture is simulated to observe its functionality. The designing of the encoder and decoder is intended for uses in
Ultra High Frequency (UHF) RFID passive interrogator. |
---|