A configurable architecture for fast moments computation
In this paper, we present a single-chip architecture for generating a full set of geometric moments using digital filters. Other types of moments such as Zernike and Tchebichef moments can also be implemented. The architecture can be configured for any order of geometric moments and image spatial re...
Saved in:
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
SPRINGER, 233 SPRING ST, NEW YORK, NY 10013 USA
2015
|
Subjects: | |
Online Access: | http://eprints.um.edu.my/13812/1/A_Configurable_Architecture_for_Fast_Moments_Computation.pdf http://eprints.um.edu.my/13812/ http://link.springer.com/article/10.1007/s11265-013-0857-9 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Malaya |
Language: | English |
id |
my.um.eprints.13812 |
---|---|
record_format |
eprints |
spelling |
my.um.eprints.138122019-09-20T08:32:36Z http://eprints.um.edu.my/13812/ A configurable architecture for fast moments computation Chang, Kah-Hyong Paramesran, Raveendran T Technology (General) TA Engineering (General). Civil engineering (General) TK Electrical engineering. Electronics Nuclear engineering In this paper, we present a single-chip architecture for generating a full set of geometric moments using digital filters. Other types of moments such as Zernike and Tchebichef moments can also be implemented. The architecture can be configured for any order of geometric moments and image spatial resolution at run time. The use of a single-scaler method and reusable hardware resources enables higher order moments to be computed. The incorporation of two-level pipelining and masking techniques further increases the throughput. Realized in a field-programmable gate array, the design is capable of processing sixty 512 x 512 8-bit-pixel images per second at 20 MHz, generating (59 + 59) orders of geometric moments (3,600 moments). The maximum round-off error is approximately 1 . SPRINGER, 233 SPRING ST, NEW YORK, NY 10013 USA 2015-02 Article PeerReviewed application/pdf en http://eprints.um.edu.my/13812/1/A_Configurable_Architecture_for_Fast_Moments_Computation.pdf Chang, Kah-Hyong and Paramesran, Raveendran (2015) A configurable architecture for fast moments computation. Journal of Signal Processing Systems for Signal Image and Video Technology, 78 (2). pp. 179-186. ISSN 1939-8018 http://link.springer.com/article/10.1007/s11265-013-0857-9 DOI 10.1007/s11265-013-0857-9 |
institution |
Universiti Malaya |
building |
UM Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Malaya |
content_source |
UM Research Repository |
url_provider |
http://eprints.um.edu.my/ |
language |
English |
topic |
T Technology (General) TA Engineering (General). Civil engineering (General) TK Electrical engineering. Electronics Nuclear engineering |
spellingShingle |
T Technology (General) TA Engineering (General). Civil engineering (General) TK Electrical engineering. Electronics Nuclear engineering Chang, Kah-Hyong Paramesran, Raveendran A configurable architecture for fast moments computation |
description |
In this paper, we present a single-chip architecture for generating a full set of geometric moments using digital filters. Other types of moments such as Zernike and Tchebichef moments can also be implemented. The architecture can be configured for any order of geometric moments and image spatial resolution at run time. The use of a single-scaler method and reusable hardware resources enables higher order moments to be computed. The incorporation of two-level pipelining and masking techniques further increases the throughput. Realized in a field-programmable gate array, the design is capable of processing sixty 512 x 512 8-bit-pixel images per second at 20 MHz, generating (59 + 59) orders of geometric moments (3,600 moments). The maximum round-off error is approximately 1 . |
format |
Article |
author |
Chang, Kah-Hyong Paramesran, Raveendran |
author_facet |
Chang, Kah-Hyong Paramesran, Raveendran |
author_sort |
Chang, Kah-Hyong |
title |
A configurable architecture for fast moments computation |
title_short |
A configurable architecture for fast moments computation |
title_full |
A configurable architecture for fast moments computation |
title_fullStr |
A configurable architecture for fast moments computation |
title_full_unstemmed |
A configurable architecture for fast moments computation |
title_sort |
configurable architecture for fast moments computation |
publisher |
SPRINGER, 233 SPRING ST, NEW YORK, NY 10013 USA |
publishDate |
2015 |
url |
http://eprints.um.edu.my/13812/1/A_Configurable_Architecture_for_Fast_Moments_Computation.pdf http://eprints.um.edu.my/13812/ http://link.springer.com/article/10.1007/s11265-013-0857-9 |
_version_ |
1646210131882409984 |