Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor

This paper reports on the application of Taguchi method in modelling a 22nm gate length high-k/metal gate NMOS transistor. The Nominal-the-Best Signal-to-noise Ratio (SNR) using Taguchi's optimization technique was utilized to optimize the process parameters in determining the best threshold vo...

Full description

Saved in:
Bibliographic Details
Main Authors: Afifah Maheran, A.H., Menon, P.S., Ahmad, I., Shaari, S.
Format:
Published: 2017
Online Access:http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5209
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Tenaga Nasional
id my.uniten.dspace-5209
record_format dspace
spelling my.uniten.dspace-52092017-11-15T02:56:37Z Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor Afifah Maheran, A.H. Menon, P.S. Ahmad, I. Shaari, S. This paper reports on the application of Taguchi method in modelling a 22nm gate length high-k/metal gate NMOS transistor. The Nominal-the-Best Signal-to-noise Ratio (SNR) using Taguchi's optimization technique was utilized to optimize the process parameters in determining the best threshold voltage (Vth) value where it was used as the evaluation variable. The high permittivity material (high-k) / metal gate device consists of titanium dioxide (TiO2) and tungsten silicide (WSix) respectively. The simulation work was executed using a TCAD simulator, which consist of ATHENA and ATLAS as a process and device simulator respectively. In this research, the Halo implantation tilting angle was identified as the most influencial factor in affecting the Vth with a percentage of 87%, followed by the oxide growth anneal temperature (8%), the metal gate anneal temperature (4%) and lastly the Halo implantation dose (1%). As a conclusion, the Halo tilting angle is the dominant factor in optimizing the process parameter. Meanwhile the Halo implantation dose can be considered as an adjustment factor in order to achieve the target Vth value of 0.289 V which is in line with projections made by the International Technology Roadmap for Semiconductors (ITRS). © (2014) Trans Tech Publications, Switzerland. 2017-11-15T02:56:37Z 2017-11-15T02:56:37Z 2014 http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5209
institution Universiti Tenaga Nasional
building UNITEN Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Tenaga Nasional
content_source UNITEN Institutional Repository
url_provider http://dspace.uniten.edu.my/
description This paper reports on the application of Taguchi method in modelling a 22nm gate length high-k/metal gate NMOS transistor. The Nominal-the-Best Signal-to-noise Ratio (SNR) using Taguchi's optimization technique was utilized to optimize the process parameters in determining the best threshold voltage (Vth) value where it was used as the evaluation variable. The high permittivity material (high-k) / metal gate device consists of titanium dioxide (TiO2) and tungsten silicide (WSix) respectively. The simulation work was executed using a TCAD simulator, which consist of ATHENA and ATLAS as a process and device simulator respectively. In this research, the Halo implantation tilting angle was identified as the most influencial factor in affecting the Vth with a percentage of 87%, followed by the oxide growth anneal temperature (8%), the metal gate anneal temperature (4%) and lastly the Halo implantation dose (1%). As a conclusion, the Halo tilting angle is the dominant factor in optimizing the process parameter. Meanwhile the Halo implantation dose can be considered as an adjustment factor in order to achieve the target Vth value of 0.289 V which is in line with projections made by the International Technology Roadmap for Semiconductors (ITRS). © (2014) Trans Tech Publications, Switzerland.
format
author Afifah Maheran, A.H.
Menon, P.S.
Ahmad, I.
Shaari, S.
spellingShingle Afifah Maheran, A.H.
Menon, P.S.
Ahmad, I.
Shaari, S.
Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
author_facet Afifah Maheran, A.H.
Menon, P.S.
Ahmad, I.
Shaari, S.
author_sort Afifah Maheran, A.H.
title Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
title_short Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
title_full Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
title_fullStr Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
title_full_unstemmed Application of Taguchi method in designing a 22nm high-k/metal gate NMOS transistor
title_sort application of taguchi method in designing a 22nm high-k/metal gate nmos transistor
publishDate 2017
url http://dspace.uniten.edu.my:8080/jspui/handle/123456789/5209
_version_ 1644493615676784640