Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology
Neutron detectors are used to detect neutron particles in science, security, and other applications. A typical neutron detection system consists of detector itself and frontend readout electronics. Since neutron detector does not have its operational setting in terms of signal speed and output signa...
Saved in:
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2015
|
Online Access: | http://psasir.upm.edu.my/id/eprint/56681/1/FK%202015%2044RR.pdf http://psasir.upm.edu.my/id/eprint/56681/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Putra Malaysia |
Language: | English |
id |
my.upm.eprints.56681 |
---|---|
record_format |
eprints |
spelling |
my.upm.eprints.566812017-07-28T05:57:46Z http://psasir.upm.edu.my/id/eprint/56681/ Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology Aimaier, Nueraimaiti Neutron detectors are used to detect neutron particles in science, security, and other applications. A typical neutron detection system consists of detector itself and frontend readout electronics. Since neutron detector does not have its operational setting in terms of signal speed and output signal gain, it requires a suitable readout electronics which capable of accepting wide range and fast input signal. Front-end readout electronics designed in CMOS technology has enabled highly integrated readout channels which increases the resolution of neutron detection. However, due to technology down scaling and the requirements for low power design, the transistor operating region tends to shift from strong inversion to moderate inversion, and the classic MOSFET modelling, also known as “square law” is not applicable anymore. Hence, a more accurate MOSFET modelling is needed in deep submicron CMOS technology to design the front-end readout circuit. Another one significant challenge in designing front-end readout circuit is to design low noise while at the same time minimizing the power consumption. This study presents the design of a low noise and low power front-end readout circuit that is implemented in 130nm CMOS technology. The front-end readout system which has been designed in this study was composed of two parts: (a) pre - amplifier and (b) amplifier pulse shaper. A simplified Enz Krummenacher Vittoz model or known as EKV model was studied and applied in this work. The model is quite successful in all CMOS operating region, especially in moderate inversion to predict the MOSFET behaviour. The input transistor of front-end system was carefully designed which is critical to readout channel noise performance. A p-channel MOSFET is selected for input transistor due to its lower flicker noise coefficient, and the geometries of all transistors in preamplifier are optimized for minimum noise contribution to the system. The input transistor is made to operate in moderate inversion which is good trade-off between system speed and power consumption. A folded cascode structure is designed for preamplifier to boost the gain and bandwidth. A first order pulse shaper with pole zero cancellation circuit is designed with short peaking time to meet fast counting rate requirements. A series of simulation including post-layout simulation was carried out to measure front-end system equivalent noise charge, power consumption, charge gain, peaking time, high counting rate and linearity. Results showed that the front-end readout channel designed in CMOS technology in this work has a good electronic noise performance with only an equivalent noise charge of 183 electrons for a detector capacitance of 1pF. The channel power consumption is only about 0.89mW with a charge gain of 3.6mV/fC. Peaking time is around 104 nanoseconds and it is capable of accepting high count rate input signal of 333 kHz with less than 5% output signal distortion. These results showed that the designed front-end readout circuit implemented in 130nm CMOS technology with input transistor working in moderate inversion has good electronic noise performance, high counting rate while reducing the total power consumption. It also shows that the front-end readout system is suitable for using in neutron particle detection system. 2015-05 Thesis NonPeerReviewed application/pdf en http://psasir.upm.edu.my/id/eprint/56681/1/FK%202015%2044RR.pdf Aimaier, Nueraimaiti (2015) Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology. Masters thesis, Universiti Putra Malaysia. |
institution |
Universiti Putra Malaysia |
building |
UPM Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Putra Malaysia |
content_source |
UPM Institutional Repository |
url_provider |
http://psasir.upm.edu.my/ |
language |
English |
description |
Neutron detectors are used to detect neutron particles in science, security, and other applications. A typical neutron detection system consists of detector itself and frontend readout electronics. Since neutron detector does not have its operational setting in terms of signal speed and output signal gain, it requires a suitable readout electronics which capable of accepting wide range and fast input signal. Front-end readout electronics designed in CMOS technology has enabled highly integrated readout channels which increases the resolution of neutron detection. However, due to technology down scaling and the requirements for low power design, the transistor operating region tends to shift from strong inversion to moderate inversion, and the classic MOSFET modelling, also known as “square law” is not applicable anymore. Hence, a more accurate MOSFET modelling is needed in deep submicron CMOS technology to design the front-end readout circuit. Another one significant challenge in designing front-end readout circuit is to design low noise while at the same time minimizing the power consumption. This study presents the design of a low noise and low power front-end readout circuit that is implemented in 130nm CMOS technology. The front-end readout system which has been designed in this study was composed of two parts: (a) pre - amplifier and (b) amplifier pulse shaper. A simplified Enz Krummenacher Vittoz model or known as EKV model was studied and applied in this work. The model is quite successful in all CMOS operating region, especially in moderate inversion to predict the MOSFET behaviour. The input transistor of front-end system was carefully designed which is critical to readout channel noise performance. A p-channel MOSFET is selected for input transistor due to its lower flicker noise coefficient, and the geometries of all transistors in preamplifier are optimized for minimum noise contribution to the system. The input transistor is made to operate in moderate inversion which is good trade-off between system speed and power consumption. A folded cascode structure is designed for preamplifier to boost the gain and bandwidth. A first order pulse shaper with pole zero cancellation circuit is designed with short peaking time to meet fast counting rate requirements. A series of simulation including post-layout simulation was carried out to measure front-end system equivalent noise charge, power consumption, charge gain, peaking time, high counting rate and linearity. Results showed that the front-end readout channel designed in CMOS technology in this work has a good electronic noise performance with only an equivalent noise charge of 183 electrons for a detector capacitance of 1pF. The channel power consumption is only about 0.89mW with a charge gain of 3.6mV/fC. Peaking time is around 104 nanoseconds and it is capable of accepting high count rate input signal of 333 kHz with less than 5% output signal distortion. These results showed that the designed front-end readout circuit implemented in 130nm CMOS technology with input transistor working in moderate inversion has good electronic noise performance, high counting rate while reducing the total power consumption. It also shows that the front-end readout system is suitable for using in neutron particle detection system. |
format |
Thesis |
author |
Aimaier, Nueraimaiti |
spellingShingle |
Aimaier, Nueraimaiti Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
author_facet |
Aimaier, Nueraimaiti |
author_sort |
Aimaier, Nueraimaiti |
title |
Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
title_short |
Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
title_full |
Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
title_fullStr |
Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
title_full_unstemmed |
Design of a low-noise low-power front-end readout circuit for neutron detection using 130nm CMOS technology |
title_sort |
design of a low-noise low-power front-end readout circuit for neutron detection using 130nm cmos technology |
publishDate |
2015 |
url |
http://psasir.upm.edu.my/id/eprint/56681/1/FK%202015%2044RR.pdf http://psasir.upm.edu.my/id/eprint/56681/ |
_version_ |
1643836262992314368 |