Design and analysis of a new carbone nanotube full adder cell

A novel full adder circuit is presented. The main aim is to reduce power delay product (PDP) in the presented full adder cell. A new method is used in order to design a full-swing full adder cell with low number of transistors. The proposed full adder is implemented in MOSFET-like carbon nanotube te...

Full description

Saved in:
Bibliographic Details
Main Authors: Ghadiry, Mahdiar Hossein, Abd. Manaf, Asrulnizam, Ahmadi, Mohammad Taghi, Sadeghi, Hatef, Senejani, Mahdieh Nadi
Format: Article
Language:English
Published: Hindawi Publishing Corporation 2011
Subjects:
Online Access:http://eprints.utm.my/id/eprint/28820/1/MohammadTaghiAhmadi2011_DesignandAnalysisofaNewCarboneNanotubeFull.pdf
http://eprints.utm.my/id/eprint/28820/
http://dx.doi.org/10.1155/2011/906237
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Malaysia
Language: English
Description
Summary:A novel full adder circuit is presented. The main aim is to reduce power delay product (PDP) in the presented full adder cell. A new method is used in order to design a full-swing full adder cell with low number of transistors. The proposed full adder is implemented in MOSFET-like carbon nanotube technology and the layout is provided based on standard 32nm technology from MOSIS. The simulation results using HSPICE show that there are substantial improvements in both power and performance of the proposed circuit compared to the latest designs. In addition, the proposed circuit has been implemented in conventional 32nm process to compare the benefits of using MOSFET-like carbon nanotubes in arithmetic circuits over conventional CMOS technology. The proposed circuit can be applied in very high performance and ultra-low-power applications.