Scheduling Power-Constrained Tests through the SoC Functional Bus

This paper proposes a test methodology for core-based testing of System-on-Chips by utilizing the functional bus as a test access mechanism. The functional bus is used as a transportation channel for the test stimuli and responses from a tester to the cores under test (CUT). To enable test concurren...

Full description

Saved in:
Bibliographic Details
Main Authors: Hussin, Fawnizu Azmadi, Yoneda, Tomokazu, Orailoglu, Alex, Fujiwara, Hideo
Format: Article
Published: Institute of Electronics, Information and Communication Engineers, Japan (IEICE) 2008
Subjects:
Online Access:http://eprints.utp.edu.my/3594/1/fawnizu_ieice1-revised3.pdf
http://www.ieice.org/eng/books/trans.html
http://eprints.utp.edu.my/3594/
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Petronas
id my.utp.eprints.3594
record_format eprints
spelling my.utp.eprints.35942017-01-19T08:26:19Z Scheduling Power-Constrained Tests through the SoC Functional Bus Hussin, Fawnizu Azmadi Yoneda, Tomokazu Orailoglu, Alex Fujiwara, Hideo TK Electrical engineering. Electronics Nuclear engineering This paper proposes a test methodology for core-based testing of System-on-Chips by utilizing the functional bus as a test access mechanism. The functional bus is used as a transportation channel for the test stimuli and responses from a tester to the cores under test (CUT). To enable test concurrency, local test buffers are added to all CUTs. In order to limit the buffer area overhead while minimizing the test application time, we propose a packet-based scheduling algorithm called PAcket Set Scheduling (PASS), which finds the complete packet delivery schedule under a given power constraint. The utilization of test packets, consisting of a small number of bits of test data, for test data delivery allow an efficient sharing of bus bandwidth with the help of an effective buffer-based test architecture. The experimental results show that the methodology is highly effective, especially for smaller bus widths, compared to previous approaches that do not use the functional bus. Institute of Electronics, Information and Communication Engineers, Japan (IEICE) 2008-03 Article PeerReviewed application/pdf http://eprints.utp.edu.my/3594/1/fawnizu_ieice1-revised3.pdf http://www.ieice.org/eng/books/trans.html Hussin, Fawnizu Azmadi and Yoneda, Tomokazu and Orailoglu, Alex and Fujiwara, Hideo (2008) Scheduling Power-Constrained Tests through the SoC Functional Bus. Transactions on Information and Systems, Volume (Issue ). pp. 736-746. ISSN 0916-8532 http://eprints.utp.edu.my/3594/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Hussin, Fawnizu Azmadi
Yoneda, Tomokazu
Orailoglu, Alex
Fujiwara, Hideo
Scheduling Power-Constrained Tests through the SoC Functional Bus
description This paper proposes a test methodology for core-based testing of System-on-Chips by utilizing the functional bus as a test access mechanism. The functional bus is used as a transportation channel for the test stimuli and responses from a tester to the cores under test (CUT). To enable test concurrency, local test buffers are added to all CUTs. In order to limit the buffer area overhead while minimizing the test application time, we propose a packet-based scheduling algorithm called PAcket Set Scheduling (PASS), which finds the complete packet delivery schedule under a given power constraint. The utilization of test packets, consisting of a small number of bits of test data, for test data delivery allow an efficient sharing of bus bandwidth with the help of an effective buffer-based test architecture. The experimental results show that the methodology is highly effective, especially for smaller bus widths, compared to previous approaches that do not use the functional bus.
format Article
author Hussin, Fawnizu Azmadi
Yoneda, Tomokazu
Orailoglu, Alex
Fujiwara, Hideo
author_facet Hussin, Fawnizu Azmadi
Yoneda, Tomokazu
Orailoglu, Alex
Fujiwara, Hideo
author_sort Hussin, Fawnizu Azmadi
title Scheduling Power-Constrained Tests through the SoC Functional Bus
title_short Scheduling Power-Constrained Tests through the SoC Functional Bus
title_full Scheduling Power-Constrained Tests through the SoC Functional Bus
title_fullStr Scheduling Power-Constrained Tests through the SoC Functional Bus
title_full_unstemmed Scheduling Power-Constrained Tests through the SoC Functional Bus
title_sort scheduling power-constrained tests through the soc functional bus
publisher Institute of Electronics, Information and Communication Engineers, Japan (IEICE)
publishDate 2008
url http://eprints.utp.edu.my/3594/1/fawnizu_ieice1-revised3.pdf
http://www.ieice.org/eng/books/trans.html
http://eprints.utp.edu.my/3594/
_version_ 1738655275417600000