DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO
Field Programmable Gate Array (FPGA) is susceptible to hazard radiation that leads to an error state, therefore fault tolerance is required. Most of fault tolerances today are only using one mode, mean the fault tolerance which isapplied will run all of the time without any changing its configur...
Saved in:
Main Authors: | , |
---|---|
Format: | Theses and Dissertations NonPeerReviewed |
Published: |
[Yogyakarta] : Universitas Gadjah Mada
2014
|
Subjects: | |
Online Access: | https://repository.ugm.ac.id/134080/ http://etd.ugm.ac.id/index.php?mod=penelitian_detail&sub=PenelitianDetail&act=view&typ=html&buku_id=75064 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universitas Gadjah Mada |
id |
id-ugm-repo.134080 |
---|---|
record_format |
dspace |
spelling |
id-ugm-repo.1340802016-03-04T08:19:39Z https://repository.ugm.ac.id/134080/ DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO , haryono , Prof. Jazi Eko Istiyanto, Ph.D ETD Field Programmable Gate Array (FPGA) is susceptible to hazard radiation that leads to an error state, therefore fault tolerance is required. Most of fault tolerances today are only using one mode, mean the fault tolerance which isapplied will run all of the time without any changing its configuration. It is neglect about the condition, when the hazard radiation will occur more frequent or not. As researches have shown in the orbit, hazard radiation happends in South Atlantic Anomaly (SAA) frequently. Creates a new method by considering the radiation level will have a chance to have a fault tolerance which is more efficient. The new method is by designing a fault tolerance using dual mode. Implementing dual mode aims to create more efficient fault tolerance in using resources. When radiation happen frequently more robust fault tolerance is applied, ifnot frequent simple fault tolerance is used. A robust fault tolerance will use more resources and simple fault tolerance will use less resources. Switching between robust to simple fault tolerance or vice versa is done using Dynamic Partial Reconfiguration (DPR) technique therefore not distrubing to the system which is running. Dynamic Partial Reconfiguration (DPR) is a way to change the memory data in FPGA, it aims to change the configuration of FPGA without disturbing the operation which is running. By implementing above design showed that the system is more efficient. Consumming more resources happens only when the satellite in the critical area. [Yogyakarta] : Universitas Gadjah Mada 2014 Thesis NonPeerReviewed , haryono and , Prof. Jazi Eko Istiyanto, Ph.D (2014) DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO. UNSPECIFIED thesis, UNSPECIFIED. http://etd.ugm.ac.id/index.php?mod=penelitian_detail&sub=PenelitianDetail&act=view&typ=html&buku_id=75064 |
institution |
Universitas Gadjah Mada |
building |
UGM Library |
country |
Indonesia |
collection |
Repository Civitas UGM |
topic |
ETD |
spellingShingle |
ETD , haryono , Prof. Jazi Eko Istiyanto, Ph.D DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
description |
Field Programmable Gate Array (FPGA) is susceptible to
hazard radiation that leads to an error state, therefore fault tolerance is
required. Most of fault tolerances today are only using one mode,
mean the fault tolerance which isapplied will run all of the time
without any changing its configuration. It is neglect about the
condition, when the hazard radiation will occur more frequent or not.
As researches have shown in the orbit, hazard radiation happends in
South Atlantic Anomaly (SAA) frequently. Creates a new method by
considering the radiation level will have a chance to have a fault
tolerance which is more efficient.
The new method is by designing a fault tolerance using dual
mode. Implementing dual mode aims to create more efficient fault
tolerance in using resources. When radiation happen frequently more
robust fault tolerance is applied, ifnot frequent simple fault tolerance
is used. A robust fault tolerance will use more resources and simple
fault tolerance will use less resources. Switching between robust to
simple fault tolerance or vice versa is done using Dynamic Partial
Reconfiguration (DPR) technique therefore not distrubing to the
system which is running. Dynamic Partial Reconfiguration (DPR) is a
way to change the memory data in FPGA, it aims to change the
configuration of FPGA without disturbing the operation which is
running.
By implementing above design showed that the system is more efficient. Consumming more resources happens only when the
satellite in the critical area. |
format |
Theses and Dissertations NonPeerReviewed |
author |
, haryono , Prof. Jazi Eko Istiyanto, Ph.D |
author_facet |
, haryono , Prof. Jazi Eko Istiyanto, Ph.D |
author_sort |
, haryono |
title |
DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
title_short |
DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
title_full |
DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
title_fullStr |
DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
title_full_unstemmed |
DESAIN DAN ANALISIS FAULT TOLERANCE BERBASIS FPGA PADA ON-BOARD COMPUTER SATELIT MIKRO |
title_sort |
desain dan analisis fault tolerance berbasis fpga pada on-board computer satelit mikro |
publisher |
[Yogyakarta] : Universitas Gadjah Mada |
publishDate |
2014 |
url |
https://repository.ugm.ac.id/134080/ http://etd.ugm.ac.id/index.php?mod=penelitian_detail&sub=PenelitianDetail&act=view&typ=html&buku_id=75064 |
_version_ |
1681233799188316160 |