DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
Inverter is an important tool to convert DC circuit to AC circuit. It is very widely used in the industry especially in powering up motors. The conventional H-bridge multilevel inverter requires high number of voltage sources to operate. In this thesis, an improved cascaded H-bridge multilevel inver...
Saved in:
Main Author: | |
---|---|
Format: | Final Year Project |
Language: | English |
Published: |
IRC
2019
|
Online Access: | http://utpedia.utp.edu.my/20101/1/WONG%20CHUN%20WEI_Final%20Dissertation.pdf http://utpedia.utp.edu.my/20101/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Petronas |
Language: | English |
id |
my-utp-utpedia.20101 |
---|---|
record_format |
eprints |
spelling |
my-utp-utpedia.201012019-12-20T16:14:39Z http://utpedia.utp.edu.my/20101/ DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY WONG , CHUN WEI Inverter is an important tool to convert DC circuit to AC circuit. It is very widely used in the industry especially in powering up motors. The conventional H-bridge multilevel inverter requires high number of voltage sources to operate. In this thesis, an improved cascaded H-bridge multilevel inverter is proposed. The conventional H- bridge multilevel inverter is modified by using ternary number system on ratio-based voltage sources to produce multilevel inverter to reduce the number of voltage sources. Its advantages are reduced switching components, reduced voltage sources, reduced size, reduced cost and easier to implement. The limitations are the demand for higher speed and power of microprocessor and the necessity to regulation of voltage sources at certain values. The topologies and control techniques of multilevel inverters are studied. minimizing the switching components, the voltage sources to reduce the cost and complexity. Several topologies are discussed in this thesis and a comparison between the proposed topology is compared with the conventional cascaded H-bridge multilevel inverter topology. Simulations are performed to analyse and compare the performance between three multilevel inverter topologies of a 7, 9, 11 level multilevel inverter. The analyses on the performance of the three topologies are based on the fundamental voltage, output voltage waveform, output current waveform and total harmonic distortion (THD) from both the simulation and experimental setup results. IRC 2019-01 Final Year Project NonPeerReviewed application/pdf en http://utpedia.utp.edu.my/20101/1/WONG%20CHUN%20WEI_Final%20Dissertation.pdf WONG , CHUN WEI (2019) DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY. IRC, Universiti Teknologi PETRONAS. (Submitted) |
institution |
Universiti Teknologi Petronas |
building |
UTP Resource Centre |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Petronas |
content_source |
UTP Electronic and Digitized Intellectual Asset |
url_provider |
http://utpedia.utp.edu.my/ |
language |
English |
description |
Inverter is an important tool to convert DC circuit to AC circuit. It is very widely used in the industry especially in powering up motors. The conventional H-bridge multilevel inverter requires high number of voltage sources to operate. In this thesis, an improved cascaded H-bridge multilevel inverter is proposed. The conventional H- bridge multilevel inverter is modified by using ternary number system on ratio-based voltage sources to produce multilevel inverter to reduce the number of voltage sources. Its advantages are reduced switching components, reduced voltage sources, reduced size, reduced cost and easier to implement. The limitations are the demand for higher speed and power of microprocessor and the necessity to regulation of voltage sources at certain values. The topologies and control techniques of multilevel inverters are studied. minimizing the switching components, the voltage sources to reduce the cost and complexity. Several topologies are discussed in this thesis and a comparison between the proposed topology is compared with the conventional cascaded H-bridge multilevel inverter topology. Simulations are performed to analyse and compare the performance between three multilevel inverter topologies of a 7, 9, 11 level multilevel inverter. The analyses on the performance of the three topologies are based on the fundamental voltage, output voltage waveform, output current waveform and total harmonic distortion (THD) from both the simulation and experimental setup results. |
format |
Final Year Project |
author |
WONG , CHUN WEI |
spellingShingle |
WONG , CHUN WEI DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY |
author_facet |
WONG , CHUN WEI |
author_sort |
WONG , CHUN WEI |
title |
DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
|
title_short |
DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
|
title_full |
DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
|
title_fullStr |
DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
|
title_full_unstemmed |
DESIGN AND ANALYSIS OF CASCADED MULTILEVEL INVERTER TOPOLOGY
|
title_sort |
design and analysis of cascaded multilevel inverter topology |
publisher |
IRC |
publishDate |
2019 |
url |
http://utpedia.utp.edu.my/20101/1/WONG%20CHUN%20WEI_Final%20Dissertation.pdf http://utpedia.utp.edu.my/20101/ |
_version_ |
1739832714335354880 |