DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN CMOSPORCESSTECHNOLOGY
The objective of this project is to design current mode logic (CML) frequency divider in CMOS technology. The current spikes that occur during transition between tacking and latch mode in transistor will degrade the performance of the frequency divider. The parasitic capacitances that exist in tw...
Saved in:
Main Author: | |
---|---|
Format: | Final Year Project |
Language: | English |
Published: |
Universiti Teknologi Petronas
2009
|
Subjects: | |
Online Access: | http://utpedia.utp.edu.my/8818/1/2009%20Bachelor%20-%20Design%20Current%20Mode%20Logic%20%28CML%29%20Frequency%20Divider%20In%20Cmos%20Process%20Technology.pdf http://utpedia.utp.edu.my/8818/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Petronas |
Language: | English |
id |
my-utp-utpedia.8818 |
---|---|
record_format |
eprints |
spelling |
my-utp-utpedia.88182017-01-25T09:44:02Z http://utpedia.utp.edu.my/8818/ DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN CMOSPORCESSTECHNOLOGY Omar, Mastura TK Electrical engineering. Electronics Nuclear engineering The objective of this project is to design current mode logic (CML) frequency divider in CMOS technology. The current spikes that occur during transition between tacking and latch mode in transistor will degrade the performance of the frequency divider. The parasitic capacitances that exist in two transistor of tracking circuit directly contribute to the latch delay. The fundamental of this project is to understand the basic operation of CML of D Flip-flop based frequency divider. The new circuit which known as modified frequency divider is designed in order to overcome the current spike that occur during the transition between track and latch mode hence to reduce the rise time and fall time at the output. The modified frequency divider is able to reduce 20% up until 57.14% of the current spike that occurs during the transition between the track and latch mode. It also managed to reduce 11.76% up until 53.85% of the rise time and fall time at the output voltage hence reduce the latch delay. Universiti Teknologi Petronas 2009-06 Final Year Project NonPeerReviewed application/pdf en http://utpedia.utp.edu.my/8818/1/2009%20Bachelor%20-%20Design%20Current%20Mode%20Logic%20%28CML%29%20Frequency%20Divider%20In%20Cmos%20Process%20Technology.pdf Omar, Mastura (2009) DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN CMOSPORCESSTECHNOLOGY. Universiti Teknologi Petronas. (Unpublished) |
institution |
Universiti Teknologi Petronas |
building |
UTP Resource Centre |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Petronas |
content_source |
UTP Electronic and Digitized Intellectual Asset |
url_provider |
http://utpedia.utp.edu.my/ |
language |
English |
topic |
TK Electrical engineering. Electronics Nuclear engineering |
spellingShingle |
TK Electrical engineering. Electronics Nuclear engineering Omar, Mastura DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN CMOSPORCESSTECHNOLOGY |
description |
The objective of this project is to design current mode logic (CML) frequency
divider in CMOS technology. The current spikes that occur during transition
between tacking and latch mode in transistor will degrade the performance of the
frequency divider. The parasitic capacitances that exist in two transistor of
tracking circuit directly contribute to the latch delay. The fundamental of this
project is to understand the basic operation of CML of D Flip-flop based
frequency divider. The new circuit which known as modified frequency divider is
designed in order to overcome the current spike that occur during the transition
between track and latch mode hence to reduce the rise time and fall time at the
output. The modified frequency divider is able to reduce 20% up until 57.14% of
the current spike that occurs during the transition between the track and latch
mode. It also managed to reduce 11.76% up until 53.85% of the rise time and fall
time at the output voltage hence reduce the latch delay. |
format |
Final Year Project |
author |
Omar, Mastura |
author_facet |
Omar, Mastura |
author_sort |
Omar, Mastura |
title |
DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN
CMOSPORCESSTECHNOLOGY |
title_short |
DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN
CMOSPORCESSTECHNOLOGY |
title_full |
DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN
CMOSPORCESSTECHNOLOGY |
title_fullStr |
DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN
CMOSPORCESSTECHNOLOGY |
title_full_unstemmed |
DESIGN COMMON MODE LOGIC (CML) FREQUENCY DIVIDER IN
CMOSPORCESSTECHNOLOGY |
title_sort |
design common mode logic (cml) frequency divider in
cmosporcesstechnology |
publisher |
Universiti Teknologi Petronas |
publishDate |
2009 |
url |
http://utpedia.utp.edu.my/8818/1/2009%20Bachelor%20-%20Design%20Current%20Mode%20Logic%20%28CML%29%20Frequency%20Divider%20In%20Cmos%20Process%20Technology.pdf http://utpedia.utp.edu.my/8818/ |
_version_ |
1739831608356110336 |