Design consideration for successful delay fault testing in SOC

Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and re...

Full description

Saved in:
Bibliographic Details
Main Authors: Dass, Sreedharan Baskara, Hassan Abdalla Hashim, Aisha
Format: Conference or Workshop Item
Language:English
Published: ICECE Publications 2004
Subjects:
Online Access:http://irep.iium.edu.my/50147/4/50147.pdf
http://irep.iium.edu.my/50147/
http://www.buet.ac.bd/icece/pub2004/P015.pdf
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Islam Antarabangsa Malaysia
Language: English
id my.iium.irep.50147
record_format dspace
spelling my.iium.irep.501472020-07-02T06:53:42Z http://irep.iium.edu.my/50147/ Design consideration for successful delay fault testing in SOC Dass, Sreedharan Baskara Hassan Abdalla Hashim, Aisha TK Electrical engineering. Electronics Nuclear engineering Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and ready. The test chip was designed scan ready but with no delay fault testing constructs. ICECE Publications 2004-12 Conference or Workshop Item PeerReviewed application/pdf en http://irep.iium.edu.my/50147/4/50147.pdf Dass, Sreedharan Baskara and Hassan Abdalla Hashim, Aisha (2004) Design consideration for successful delay fault testing in SOC. In: 3rd International Conference on Electrical & Computer Engineering ICECE 2004, 28th-30th December 2004, Dhaka, Bangladesh. http://www.buet.ac.bd/icece/pub2004/P015.pdf
institution Universiti Islam Antarabangsa Malaysia
building IIUM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider International Islamic University Malaysia
content_source IIUM Repository (IREP)
url_provider http://irep.iium.edu.my/
language English
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
Design consideration for successful delay fault testing in SOC
description Delay Fault Testing using scan patterns has been increasingly popular in the DFT world. There’s a debate whether at-speed test with scan patterns can actually replace functional at-speed tests. This paper looks at some of the design considerations for making SoC more delay test friendly and ready. The test chip was designed scan ready but with no delay fault testing constructs.
format Conference or Workshop Item
author Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
author_facet Dass, Sreedharan Baskara
Hassan Abdalla Hashim, Aisha
author_sort Dass, Sreedharan Baskara
title Design consideration for successful delay fault testing in SOC
title_short Design consideration for successful delay fault testing in SOC
title_full Design consideration for successful delay fault testing in SOC
title_fullStr Design consideration for successful delay fault testing in SOC
title_full_unstemmed Design consideration for successful delay fault testing in SOC
title_sort design consideration for successful delay fault testing in soc
publisher ICECE Publications
publishDate 2004
url http://irep.iium.edu.my/50147/4/50147.pdf
http://irep.iium.edu.my/50147/
http://www.buet.ac.bd/icece/pub2004/P015.pdf
_version_ 1672610108785295360