Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof
This paper presents design of a phase-locked loop (PLL) at operating frequencies from 46 MHz to 48 MHz for a weather satellite image receiver. The main objective of the designed PLL is to assist the receiver system to track a radio frequency (RF) signal transmitted from the National Oceanic and Atmo...
Saved in:
Main Author: | |
---|---|
Format: | Article |
Language: | English |
Online Access: | https://ir.uitm.edu.my/id/eprint/81420/1/81420.PDF https://ir.uitm.edu.my/id/eprint/81420/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Mara |
Language: | English |
id |
my.uitm.ir.81420 |
---|---|
record_format |
eprints |
spelling |
my.uitm.ir.814202023-10-02T08:04:08Z https://ir.uitm.edu.my/id/eprint/81420/ Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof Mohd Yusof, Siti Najihah This paper presents design of a phase-locked loop (PLL) at operating frequencies from 46 MHz to 48 MHz for a weather satellite image receiver. The main objective of the designed PLL is to assist the receiver system to track a radio frequency (RF) signal transmitted from the National Oceanic and Atmospheric Administration (NOAA) satellite which has been down-converted to frequency modulation (FM) frequency 90.7 MHz. The PLL is part of a low cost ground receiving system for Automatic Picture Transmission (APT) image reception. The PLL software was designed and compiled using CCS C compiler and used Peripheral Interface Controller 16F84A (PIC16F84A) as the microcontroller while the PLL hardware was designed and then fabricated on a printed circuit board (PCB) using Protel DXP 2004. The PCB design layout for the PLL was also constructed by using Protel DXP 2004. For the practical testing of the PLL a 12V DC supply, a 9V DC supply and a spectrum analyzer arc used to verify the functionality of the designed PLL. From the measurement, the PLL is recorded to operate at the desired frequencies. Article PeerReviewed text en https://ir.uitm.edu.my/id/eprint/81420/1/81420.PDF Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof. pp. 1-8. |
institution |
Universiti Teknologi Mara |
building |
Tun Abdul Razak Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Mara |
content_source |
UiTM Institutional Repository |
url_provider |
http://ir.uitm.edu.my/ |
language |
English |
description |
This paper presents design of a phase-locked loop (PLL) at operating frequencies from 46 MHz to 48 MHz for a weather satellite image receiver. The main objective of the designed PLL is to assist the receiver system to track a radio frequency (RF) signal transmitted from the National Oceanic and Atmospheric Administration (NOAA) satellite which has been down-converted to frequency modulation (FM) frequency 90.7 MHz. The PLL is part of a low cost ground receiving system for Automatic Picture Transmission (APT) image reception. The PLL software was designed and compiled using CCS C compiler and used Peripheral Interface Controller 16F84A (PIC16F84A) as the microcontroller while the PLL hardware was designed and then fabricated on a printed circuit board (PCB) using Protel DXP 2004. The PCB design layout for the PLL was also constructed by using Protel DXP 2004. For the practical testing of the PLL a 12V DC supply, a 9V DC supply and a spectrum analyzer arc used to verify the functionality of the designed PLL. From the measurement, the PLL is recorded to operate at the desired frequencies. |
format |
Article |
author |
Mohd Yusof, Siti Najihah |
spellingShingle |
Mohd Yusof, Siti Najihah Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
author_facet |
Mohd Yusof, Siti Najihah |
author_sort |
Mohd Yusof, Siti Najihah |
title |
Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
title_short |
Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
title_full |
Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
title_fullStr |
Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
title_full_unstemmed |
Designing a phase-locked loop for a weather satellite image receiver / Siti Najihah Mohd Yusof |
title_sort |
designing a phase-locked loop for a weather satellite image receiver / siti najihah mohd yusof |
url |
https://ir.uitm.edu.my/id/eprint/81420/1/81420.PDF https://ir.uitm.edu.my/id/eprint/81420/ |
_version_ |
1779442770077810688 |