3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric

This paper reports on the first investigation of the characteristics of 3D structures formed in silicon carbide for the realisation of ultra-high performance nanoscale transistors, based on the FINFET topology. Capacitance–voltage characteristics show evidence of a second flatband voltage, located a...

Full description

Saved in:
Bibliographic Details
Main Authors: Idris, Muhammad Idzdihar, Horsfall, Alton B.
Format: Article
Language:English
Published: Elsevier Ltd 2021
Online Access:http://eprints.utem.edu.my/id/eprint/25843/2/1-S2.0-S136980012100069X-MAIN.PDF
http://eprints.utem.edu.my/id/eprint/25843/
https://reader.elsevier.com/reader/sd/pii/S136980012100069X?token=2778C67FA51365617A27C417C9A74A051FF4989CC5C4C92F546260B2FAA352A60EB21B144D009CF8C6B57B4F60EF1D28&originRegion=eu-west-1&originCreation=20220315075818
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknikal Malaysia Melaka
Language: English
id my.utem.eprints.25843
record_format eprints
spelling my.utem.eprints.258432022-04-13T15:38:54Z http://eprints.utem.edu.my/id/eprint/25843/ 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric Idris, Muhammad Idzdihar Horsfall, Alton B. This paper reports on the first investigation of the characteristics of 3D structures formed in silicon carbide for the realisation of ultra-high performance nanoscale transistors, based on the FINFET topology. Capacitance–voltage characteristics show evidence of a second flatband voltage, located at a higher bias than that seen for purely planar devices. Two distinct peaks in the conductance–voltage characteristics are observed, centred at the flatband voltages, where the amplitude of the high voltage peak correlates with the sidewall area. This suggests that the chemical behaviour of the sidewalls differ from those of the (0001) wafer surface. The breakdown electric field of the dielectric film grown on the 3D structure is in excess of 3 MV cm−1. It is demonstrated that 3D transistors (FINFETs) do not utilise the gate voltage range where the abnormal characteristics exist and so this work reports for the first time the possibility of high performance nanoscale transistors in silicon carbide that can operate at high temperatures. Elsevier Ltd 2021-06 Article PeerReviewed text en http://eprints.utem.edu.my/id/eprint/25843/2/1-S2.0-S136980012100069X-MAIN.PDF Idris, Muhammad Idzdihar and Horsfall, Alton B. (2021) 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric. Materials Science in Semiconductor Processing, 128. 01-05. ISSN 1369-8001 https://reader.elsevier.com/reader/sd/pii/S136980012100069X?token=2778C67FA51365617A27C417C9A74A051FF4989CC5C4C92F546260B2FAA352A60EB21B144D009CF8C6B57B4F60EF1D28&originRegion=eu-west-1&originCreation=20220315075818 10.1016/j.mssp.2021.105727
institution Universiti Teknikal Malaysia Melaka
building UTEM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknikal Malaysia Melaka
content_source UTEM Institutional Repository
url_provider http://eprints.utem.edu.my/
language English
description This paper reports on the first investigation of the characteristics of 3D structures formed in silicon carbide for the realisation of ultra-high performance nanoscale transistors, based on the FINFET topology. Capacitance–voltage characteristics show evidence of a second flatband voltage, located at a higher bias than that seen for purely planar devices. Two distinct peaks in the conductance–voltage characteristics are observed, centred at the flatband voltages, where the amplitude of the high voltage peak correlates with the sidewall area. This suggests that the chemical behaviour of the sidewalls differ from those of the (0001) wafer surface. The breakdown electric field of the dielectric film grown on the 3D structure is in excess of 3 MV cm−1. It is demonstrated that 3D transistors (FINFETs) do not utilise the gate voltage range where the abnormal characteristics exist and so this work reports for the first time the possibility of high performance nanoscale transistors in silicon carbide that can operate at high temperatures.
format Article
author Idris, Muhammad Idzdihar
Horsfall, Alton B.
spellingShingle Idris, Muhammad Idzdihar
Horsfall, Alton B.
3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
author_facet Idris, Muhammad Idzdihar
Horsfall, Alton B.
author_sort Idris, Muhammad Idzdihar
title 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
title_short 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
title_full 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
title_fullStr 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
title_full_unstemmed 3D structures for silicon carbide transistors utilising Al2O3 as a gate dielectric
title_sort 3d structures for silicon carbide transistors utilising al2o3 as a gate dielectric
publisher Elsevier Ltd
publishDate 2021
url http://eprints.utem.edu.my/id/eprint/25843/2/1-S2.0-S136980012100069X-MAIN.PDF
http://eprints.utem.edu.my/id/eprint/25843/
https://reader.elsevier.com/reader/sd/pii/S136980012100069X?token=2778C67FA51365617A27C417C9A74A051FF4989CC5C4C92F546260B2FAA352A60EB21B144D009CF8C6B57B4F60EF1D28&originRegion=eu-west-1&originCreation=20220315075818
_version_ 1731229669461590016