Simplified VHDL coding of modified non-restoring square root calculator
Square root calculation is one of the most useful and vital operation in digital signal processing which in recent generations of processors, the operation is performed by the hardware. The hardware implementation of the square root operation can be achieved by different means, but it is very depend...
Saved in:
Main Authors: | , , , |
---|---|
Format: | Article |
Published: |
International Journal of Reconfigurable and Embedded Systems (IJRES)
2012
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/33049/ http://www.iaescore.com/journals/index.php/IJRES/article/view/1184 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Malaysia |
id |
my.utm.33049 |
---|---|
record_format |
eprints |
spelling |
my.utm.330492019-01-29T06:01:45Z http://eprints.utm.my/id/eprint/33049/ Simplified VHDL coding of modified non-restoring square root calculator Sutikno, Tole Jidin, Aiman Zakwan Jidin, Auzani Nik Idris, Nik Rumzi TK Electrical engineering. Electronics Nuclear engineering Square root calculation is one of the most useful and vital operation in digital signal processing which in recent generations of processors, the operation is performed by the hardware. The hardware implementation of the square root operation can be achieved by different means, but it is very dependent on programmer's sense and ability to write efficient hardware designs. This paper offers universal and shortest VHDL coding of modified non-restoring square root calculator. The main principle of the method is similar with conventional non-restoring algorithm, but it only uses subtract operation and append 01, while add operation and append 11 is not used. The strategy has conducted to implement successfully in FPGA hardware, and offer an efficient in hardware resource, and it is superior. International Journal of Reconfigurable and Embedded Systems (IJRES) 2012-03 Article PeerReviewed Sutikno, Tole and Jidin, Aiman Zakwan and Jidin, Auzani and Nik Idris, Nik Rumzi (2012) Simplified VHDL coding of modified non-restoring square root calculator. International Journal of Reconfigurable and Embedded Systems (IJRES), 1 (1). pp. 37-42. ISSN 2089-4864 http://www.iaescore.com/journals/index.php/IJRES/article/view/1184 |
institution |
Universiti Teknologi Malaysia |
building |
UTM Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Malaysia |
content_source |
UTM Institutional Repository |
url_provider |
http://eprints.utm.my/ |
topic |
TK Electrical engineering. Electronics Nuclear engineering |
spellingShingle |
TK Electrical engineering. Electronics Nuclear engineering Sutikno, Tole Jidin, Aiman Zakwan Jidin, Auzani Nik Idris, Nik Rumzi Simplified VHDL coding of modified non-restoring square root calculator |
description |
Square root calculation is one of the most useful and vital operation in digital signal processing which in recent generations of processors, the operation is performed by the hardware. The hardware implementation of the square root operation can be achieved by different means, but it is very dependent on programmer's sense and ability to write efficient hardware designs. This paper offers universal and shortest VHDL coding of modified non-restoring square root calculator. The main principle of the method is similar with conventional non-restoring algorithm, but it only uses subtract operation and append 01, while add operation and append 11 is not used. The strategy has conducted to implement successfully in FPGA hardware, and offer an efficient in hardware resource, and it is superior. |
format |
Article |
author |
Sutikno, Tole Jidin, Aiman Zakwan Jidin, Auzani Nik Idris, Nik Rumzi |
author_facet |
Sutikno, Tole Jidin, Aiman Zakwan Jidin, Auzani Nik Idris, Nik Rumzi |
author_sort |
Sutikno, Tole |
title |
Simplified VHDL coding of modified non-restoring square root calculator |
title_short |
Simplified VHDL coding of modified non-restoring square root calculator |
title_full |
Simplified VHDL coding of modified non-restoring square root calculator |
title_fullStr |
Simplified VHDL coding of modified non-restoring square root calculator |
title_full_unstemmed |
Simplified VHDL coding of modified non-restoring square root calculator |
title_sort |
simplified vhdl coding of modified non-restoring square root calculator |
publisher |
International Journal of Reconfigurable and Embedded Systems (IJRES) |
publishDate |
2012 |
url |
http://eprints.utm.my/id/eprint/33049/ http://www.iaescore.com/journals/index.php/IJRES/article/view/1184 |
_version_ |
1643649215807619072 |