A binary particle swarm optimization approach for buffer insertion in VLSI routing

Time delay in very large scale integration circuit routing can be improved using several techniques such as intelligent selection of the size of wire and buffer, and strategic buffer placement.This paper proposes the use of Binary Particle Swarm Optimization to find the best selection of the size of...

Full description

Saved in:
Bibliographic Details
Main Authors: Md. Yusof, Zulkifli, Zainal Abidin, Amar Faiz, Ahmed Mukred, Jameel Abdulla, Khalil, Kamal, Hani, M. Khalil, A. Salam, Mohammad Nazry, Ibrahim, Zuwairi
Format: Conference or Workshop Item
Published: 2011
Subjects:
Online Access:http://eprints.utm.my/id/eprint/45463/
https://www.academia.edu/27138578/A_Binary_Particle_Swarm_Optimization_Approach_for_Buffer_Insertion_in_VLSI_Routing
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Malaysia
id my.utm.45463
record_format eprints
spelling my.utm.454632017-08-30T07:43:03Z http://eprints.utm.my/id/eprint/45463/ A binary particle swarm optimization approach for buffer insertion in VLSI routing Md. Yusof, Zulkifli Zainal Abidin, Amar Faiz Ahmed Mukred, Jameel Abdulla Khalil, Kamal Hani, M. Khalil A. Salam, Mohammad Nazry Ibrahim, Zuwairi TK Electrical engineering. Electronics Nuclear engineering Time delay in very large scale integration circuit routing can be improved using several techniques such as intelligent selection of the size of wire and buffer, and strategic buffer placement.This paper proposes the use of Binary Particle Swarm Optimization to find the best selection of the size of wire and buffer, and ideal location of buffer insertion along the wire. For the proposed approach, a particle epresents a possible solution of the buffer placement problem. The time delay produced by the proposed solution of each particle is then calculated. The particle will try to improve its solution by trying to replicate its best record and swarm best record. The process is repeated until stopping condition is achieved. Swarm best record is taken as the best solution obtained by the proposed approach. A case study is taken to measure the performance of the proposed approach. The proposed approach has a good potential in VLSI routing and can be extended in future. 2011 Conference or Workshop Item PeerReviewed Md. Yusof, Zulkifli and Zainal Abidin, Amar Faiz and Ahmed Mukred, Jameel Abdulla and Khalil, Kamal and Hani, M. Khalil and A. Salam, Mohammad Nazry and Ibrahim, Zuwairi (2011) A binary particle swarm optimization approach for buffer insertion in VLSI routing. In: 2nd International Symposium On Innovative Management, Information & Production 2011 (IMIP 2011). https://www.academia.edu/27138578/A_Binary_Particle_Swarm_Optimization_Approach_for_Buffer_Insertion_in_VLSI_Routing
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Md. Yusof, Zulkifli
Zainal Abidin, Amar Faiz
Ahmed Mukred, Jameel Abdulla
Khalil, Kamal
Hani, M. Khalil
A. Salam, Mohammad Nazry
Ibrahim, Zuwairi
A binary particle swarm optimization approach for buffer insertion in VLSI routing
description Time delay in very large scale integration circuit routing can be improved using several techniques such as intelligent selection of the size of wire and buffer, and strategic buffer placement.This paper proposes the use of Binary Particle Swarm Optimization to find the best selection of the size of wire and buffer, and ideal location of buffer insertion along the wire. For the proposed approach, a particle epresents a possible solution of the buffer placement problem. The time delay produced by the proposed solution of each particle is then calculated. The particle will try to improve its solution by trying to replicate its best record and swarm best record. The process is repeated until stopping condition is achieved. Swarm best record is taken as the best solution obtained by the proposed approach. A case study is taken to measure the performance of the proposed approach. The proposed approach has a good potential in VLSI routing and can be extended in future.
format Conference or Workshop Item
author Md. Yusof, Zulkifli
Zainal Abidin, Amar Faiz
Ahmed Mukred, Jameel Abdulla
Khalil, Kamal
Hani, M. Khalil
A. Salam, Mohammad Nazry
Ibrahim, Zuwairi
author_facet Md. Yusof, Zulkifli
Zainal Abidin, Amar Faiz
Ahmed Mukred, Jameel Abdulla
Khalil, Kamal
Hani, M. Khalil
A. Salam, Mohammad Nazry
Ibrahim, Zuwairi
author_sort Md. Yusof, Zulkifli
title A binary particle swarm optimization approach for buffer insertion in VLSI routing
title_short A binary particle swarm optimization approach for buffer insertion in VLSI routing
title_full A binary particle swarm optimization approach for buffer insertion in VLSI routing
title_fullStr A binary particle swarm optimization approach for buffer insertion in VLSI routing
title_full_unstemmed A binary particle swarm optimization approach for buffer insertion in VLSI routing
title_sort binary particle swarm optimization approach for buffer insertion in vlsi routing
publishDate 2011
url http://eprints.utm.my/id/eprint/45463/
https://www.academia.edu/27138578/A_Binary_Particle_Swarm_Optimization_Approach_for_Buffer_Insertion_in_VLSI_Routing
_version_ 1643651747340615680