Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling

The reliability of digital circuits is in question since the new scaled transistor technologies continue to emerge. The major factor deteriorating the circuit performance is the random and dynamic nature of errors encountered during its operation. Output-error probability is the direct measure of ci...

Full description

Saved in:
Bibliographic Details
Main Authors: Khalid, U., Anwer, J., Singh, N., Hamid, N.H., Asirvadam, V.S.
Format: Conference or Workshop Item
Published: 2010
Subjects:
Online Access:http://eprints.utp.edu.my/4635/1/compuC17.pdf
http://eprints.utp.edu.my/4635/
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Petronas
id my.utp.eprints.4635
record_format eprints
spelling my.utp.eprints.46352017-01-19T08:23:38Z Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling Khalid, U. Anwer, J. Singh, N. Hamid, N.H. Asirvadam, V.S. TK Electrical engineering. Electronics Nuclear engineering The reliability of digital circuits is in question since the new scaled transistor technologies continue to emerge. The major factor deteriorating the circuit performance is the random and dynamic nature of errors encountered during its operation. Output-error probability is the direct measure of circuit's reliability. Bayesian networks error modeling is the approach used to compute error probability of digital circuits. In our paper, we have used this technique to compute and analyze the output error probability of LGSynth's C17 benchmark circuit. The simulations are based on MATLAB and show important relationships among output-error probability, execution time and number of priors involved in the analysis. 2010-12 Conference or Workshop Item PeerReviewed application/pdf http://eprints.utp.edu.my/4635/1/compuC17.pdf Khalid, U. and Anwer, J. and Singh, N. and Hamid, N.H. and Asirvadam, V.S. (2010) Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling. In: Research and Development (SCOReD), 2010 IEEE Student Conference on. http://eprints.utp.edu.my/4635/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Khalid, U.
Anwer, J.
Singh, N.
Hamid, N.H.
Asirvadam, V.S.
Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
description The reliability of digital circuits is in question since the new scaled transistor technologies continue to emerge. The major factor deteriorating the circuit performance is the random and dynamic nature of errors encountered during its operation. Output-error probability is the direct measure of circuit's reliability. Bayesian networks error modeling is the approach used to compute error probability of digital circuits. In our paper, we have used this technique to compute and analyze the output error probability of LGSynth's C17 benchmark circuit. The simulations are based on MATLAB and show important relationships among output-error probability, execution time and number of priors involved in the analysis.
format Conference or Workshop Item
author Khalid, U.
Anwer, J.
Singh, N.
Hamid, N.H.
Asirvadam, V.S.
author_facet Khalid, U.
Anwer, J.
Singh, N.
Hamid, N.H.
Asirvadam, V.S.
author_sort Khalid, U.
title Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
title_short Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
title_full Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
title_fullStr Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
title_full_unstemmed Computation and analysis of output error probability for C17 benchmark circuit using bayesian networks error modeling
title_sort computation and analysis of output error probability for c17 benchmark circuit using bayesian networks error modeling
publishDate 2010
url http://eprints.utp.edu.my/4635/1/compuC17.pdf
http://eprints.utp.edu.my/4635/
_version_ 1738655357837770752