A wide-range programmable frequency synthesizer based on a finite state machine filter

In this article, an FPGA-based design and implementation of a fully digital wide-range programmable frequency synthesizer based on a finite state machine filter is presented. The advantages of the proposed architecture are that, it simultaneously generates a high frequency signal from a low frequenc...

Full description

Saved in:
Bibliographic Details
Main Authors: Mohammed, Alser, Maher, Assaad, Fawnizu, Hussin
Format: Citation Index Journal
Published: 2013
Subjects:
Online Access:http://eprints.utp.edu.my/9002/1/00207217.2012.751322
http://eprints.utp.edu.my/9002/
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Petronas
id my.utp.eprints.9002
record_format eprints
spelling my.utp.eprints.90022013-10-25T02:40:50Z A wide-range programmable frequency synthesizer based on a finite state machine filter Mohammed, Alser Maher, Assaad Fawnizu, Hussin TK Electrical engineering. Electronics Nuclear engineering In this article, an FPGA-based design and implementation of a fully digital wide-range programmable frequency synthesizer based on a finite state machine filter is presented. The advantages of the proposed architecture are that, it simultaneously generates a high frequency signal from a low frequency reference signal (i.e. synthesising), and synchronising the two signals (signals have the same phase, or a constant difference) without jitter accumulation issue. The architecture is portable and can be easily implemented for various platforms, such as FPGAs and integrated circuits. The frequency synthesizer circuit can be used as a part of SERDES devices in intra/inter chip communication in system-on-chip (SoC). The proposed circuit is designed using Verilog language and synthesized for the Altera DE2-70 development board, with the Cyclone II (EP2C35F672C6) device on board. Simulation and experimental results are included; they prove the synthesizing and tracking features of the proposed architecture. The generated clock signal frequency of a range from 19.8 MHz to 440 MHz is synchronized to the input reference clock with a frequency step of 0.12 MHz. 2013 Citation Index Journal PeerReviewed application/pdf http://eprints.utp.edu.my/9002/1/00207217.2012.751322 Mohammed, Alser and Maher, Assaad and Fawnizu, Hussin (2013) A wide-range programmable frequency synthesizer based on a finite state machine filter. [Citation Index Journal] http://eprints.utp.edu.my/9002/
institution Universiti Teknologi Petronas
building UTP Resource Centre
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Petronas
content_source UTP Institutional Repository
url_provider http://eprints.utp.edu.my/
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Mohammed, Alser
Maher, Assaad
Fawnizu, Hussin
A wide-range programmable frequency synthesizer based on a finite state machine filter
description In this article, an FPGA-based design and implementation of a fully digital wide-range programmable frequency synthesizer based on a finite state machine filter is presented. The advantages of the proposed architecture are that, it simultaneously generates a high frequency signal from a low frequency reference signal (i.e. synthesising), and synchronising the two signals (signals have the same phase, or a constant difference) without jitter accumulation issue. The architecture is portable and can be easily implemented for various platforms, such as FPGAs and integrated circuits. The frequency synthesizer circuit can be used as a part of SERDES devices in intra/inter chip communication in system-on-chip (SoC). The proposed circuit is designed using Verilog language and synthesized for the Altera DE2-70 development board, with the Cyclone II (EP2C35F672C6) device on board. Simulation and experimental results are included; they prove the synthesizing and tracking features of the proposed architecture. The generated clock signal frequency of a range from 19.8 MHz to 440 MHz is synchronized to the input reference clock with a frequency step of 0.12 MHz.
format Citation Index Journal
author Mohammed, Alser
Maher, Assaad
Fawnizu, Hussin
author_facet Mohammed, Alser
Maher, Assaad
Fawnizu, Hussin
author_sort Mohammed, Alser
title A wide-range programmable frequency synthesizer based on a finite state machine filter
title_short A wide-range programmable frequency synthesizer based on a finite state machine filter
title_full A wide-range programmable frequency synthesizer based on a finite state machine filter
title_fullStr A wide-range programmable frequency synthesizer based on a finite state machine filter
title_full_unstemmed A wide-range programmable frequency synthesizer based on a finite state machine filter
title_sort wide-range programmable frequency synthesizer based on a finite state machine filter
publishDate 2013
url http://eprints.utp.edu.my/9002/1/00207217.2012.751322
http://eprints.utp.edu.my/9002/
_version_ 1738655694994800640