Compilation Techniques for Reconfigurable Architectures

The extreme ?exibility of recon?gurable architectures and their performance pot- tial have made them a vehicle of choice in a wide range of computing domains, from rapid circuit prototyping to high-performance computing. The increasing availab- ity of transistors on a die has allowed the emergence o...

Full description

Saved in:
Bibliographic Details
Main Authors: Cardoso, João M.P., Diniz, Pedro C.
Format: Book
Language:English
Published: Springer 2017
Subjects:
621
Online Access:http://repository.vnu.edu.vn/handle/VNU_123/30187
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Vietnam National University, Hanoi
Language: English
id oai:112.137.131.14:VNU_123-30187
record_format dspace
spelling oai:112.137.131.14:VNU_123-301872020-07-13T07:18:00Z Compilation Techniques for Reconfigurable Architectures Cardoso, João M.P. Diniz, Pedro C. Adaptive computing systems ; Compilers (Computer programs) 621 The extreme ?exibility of recon?gurable architectures and their performance pot- tial have made them a vehicle of choice in a wide range of computing domains, from rapid circuit prototyping to high-performance computing. The increasing availab- ity of transistors on a die has allowed the emergence of recon?gurable architectures with a large number of computing resources and interconnection topologies. To - ploit the potential of these recon?gurable architectures, programmers are forced to map their applications, typically written in high-level imperative programming l- guages, such as C or MATLAB, to hardware-oriented languages such as VHDL or Verilog. In this process, they must assume the role of hardware designers and software programmers and navigate a maze of program transformations, mapping, and synthesis steps to produce ef?cient recon?gurable computing implementations. The richness and sophistication of any of these application mapping steps make the mapping of computations to these architectures an increasingly daunting process. It is thus widely believed that automatic compilation from high-level programming languages is the key to the success of recon?gurable computing. This book describes a wide range of code transformations and mapping te- niques for programs described in high-level programming languages, most - tably imperative languages, to recon?gurable architectures. 2017-04-18T00:50:13Z 2017-04-18T00:50:13Z 2009 Book 978-0-387-09670-4 http://repository.vnu.edu.vn/handle/VNU_123/30187 en 230 p. application/pdf Springer
institution Vietnam National University, Hanoi
building VNU Library & Information Center
country Vietnam
collection VNU Digital Repository
language English
topic Adaptive computing systems ; Compilers (Computer programs)
621
spellingShingle Adaptive computing systems ; Compilers (Computer programs)
621
Cardoso, João M.P.
Diniz, Pedro C.
Compilation Techniques for Reconfigurable Architectures
description The extreme ?exibility of recon?gurable architectures and their performance pot- tial have made them a vehicle of choice in a wide range of computing domains, from rapid circuit prototyping to high-performance computing. The increasing availab- ity of transistors on a die has allowed the emergence of recon?gurable architectures with a large number of computing resources and interconnection topologies. To - ploit the potential of these recon?gurable architectures, programmers are forced to map their applications, typically written in high-level imperative programming l- guages, such as C or MATLAB, to hardware-oriented languages such as VHDL or Verilog. In this process, they must assume the role of hardware designers and software programmers and navigate a maze of program transformations, mapping, and synthesis steps to produce ef?cient recon?gurable computing implementations. The richness and sophistication of any of these application mapping steps make the mapping of computations to these architectures an increasingly daunting process. It is thus widely believed that automatic compilation from high-level programming languages is the key to the success of recon?gurable computing. This book describes a wide range of code transformations and mapping te- niques for programs described in high-level programming languages, most - tably imperative languages, to recon?gurable architectures.
format Book
author Cardoso, João M.P.
Diniz, Pedro C.
author_facet Cardoso, João M.P.
Diniz, Pedro C.
author_sort Cardoso, João M.P.
title Compilation Techniques for Reconfigurable Architectures
title_short Compilation Techniques for Reconfigurable Architectures
title_full Compilation Techniques for Reconfigurable Architectures
title_fullStr Compilation Techniques for Reconfigurable Architectures
title_full_unstemmed Compilation Techniques for Reconfigurable Architectures
title_sort compilation techniques for reconfigurable architectures
publisher Springer
publishDate 2017
url http://repository.vnu.edu.vn/handle/VNU_123/30187
_version_ 1680964358128009216