Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process
Analog to Digital Converters (ADC) are commonly used in mixed-signal volume circuits. As these circuits become more complex, testing them becomes more difficult especially when they are incorporated in a chip. These circuits should be designed to have the capacity of being tested. This kind of desig...
Saved in:
Main Authors: | , , , , |
---|---|
Format: | text |
Language: | English |
Published: |
Animo Repository
2011
|
Online Access: | https://animorepository.dlsu.edu.ph/etd_bachelors/11789 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | De La Salle University |
Language: | English |
id |
oai:animorepository.dlsu.edu.ph:etd_bachelors-12434 |
---|---|
record_format |
eprints |
spelling |
oai:animorepository.dlsu.edu.ph:etd_bachelors-124342022-05-23T01:01:51Z Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process Co, Cherish Queen G. Cresencia, Carlo C. Natividad, Jose Angelo O. Wing Siong, Kevin S. Yu, Alwin Chester S. Analog to Digital Converters (ADC) are commonly used in mixed-signal volume circuits. As these circuits become more complex, testing them becomes more difficult especially when they are incorporated in a chip. These circuits should be designed to have the capacity of being tested. This kind of design is called as design for testability (DFT). The use Automated Test Equipment's (ATEs) and Built-in Self Test (BIST) are two ways to test these circuits. Built-in Self Tests are less expensive compared to Automated Test Equipment's. Moreover, BIST enables customers to test ADCs to test faults in the circuit using ordinary test bench equipment's. The purpose of this study is to implement a BIST for an 8-bit Successive Approximation Register (SAR) ADC. The circuit was implemented on a 0.35 um CMOS process. The BIST system has three parts, the Integral Nonlinearity (INL) detector, Differential Nonlinearity (DNL) detector and the output response analyzer (ORA). These circuits are designed to test static parameters of an 8 bit SAR ADC. These parameters are the Integral Nonlinearity (INL) and Differential Nonlinearity (DNL). The INL and DNL detector circuits are composed of logic gates and ramp generators. The group used ORA to show if the circuit has passed the specifications. 2011-01-01T08:00:00Z text https://animorepository.dlsu.edu.ph/etd_bachelors/11789 Bachelor's Theses English Animo Repository |
institution |
De La Salle University |
building |
De La Salle University Library |
continent |
Asia |
country |
Philippines Philippines |
content_provider |
De La Salle University Library |
collection |
DLSU Institutional Repository |
language |
English |
description |
Analog to Digital Converters (ADC) are commonly used in mixed-signal volume circuits. As these circuits become more complex, testing them becomes more difficult especially when they are incorporated in a chip. These circuits should be designed to have the capacity of being tested. This kind of design is called as design for testability (DFT). The use Automated Test Equipment's (ATEs) and Built-in Self Test (BIST) are two ways to test these circuits. Built-in Self Tests are less expensive compared to Automated Test Equipment's. Moreover, BIST enables customers to test ADCs to test faults in the circuit using ordinary test bench equipment's.
The purpose of this study is to implement a BIST for an 8-bit Successive Approximation Register (SAR) ADC. The circuit was implemented on a 0.35 um CMOS process. The BIST system has three parts, the Integral Nonlinearity (INL) detector, Differential Nonlinearity (DNL) detector and the output response analyzer (ORA). These circuits are designed to test static parameters of an 8 bit SAR ADC. These parameters are the Integral Nonlinearity (INL) and Differential Nonlinearity (DNL). The INL and DNL detector circuits are composed of logic gates and ramp generators. The group used ORA to show if the circuit has passed the specifications. |
format |
text |
author |
Co, Cherish Queen G. Cresencia, Carlo C. Natividad, Jose Angelo O. Wing Siong, Kevin S. Yu, Alwin Chester S. |
spellingShingle |
Co, Cherish Queen G. Cresencia, Carlo C. Natividad, Jose Angelo O. Wing Siong, Kevin S. Yu, Alwin Chester S. Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
author_facet |
Co, Cherish Queen G. Cresencia, Carlo C. Natividad, Jose Angelo O. Wing Siong, Kevin S. Yu, Alwin Chester S. |
author_sort |
Co, Cherish Queen G. |
title |
Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
title_short |
Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
title_full |
Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
title_fullStr |
Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
title_full_unstemmed |
Implementation of BIST for an 8-bit SAR ADC on a 0.35um CMOS process |
title_sort |
implementation of bist for an 8-bit sar adc on a 0.35um cmos process |
publisher |
Animo Repository |
publishDate |
2011 |
url |
https://animorepository.dlsu.edu.ph/etd_bachelors/11789 |
_version_ |
1772835044110368768 |