HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses
The hardware-software co-optimization of neural network architectures is a field of research that emerged with the advent of commercial neuromorphic chips, such as the IBM TrueNorth and Intel Loihi. Development of simulation and automated mapping software tools in tandem with the design of neuromorp...
Saved in:
Main Authors: | , , , , |
---|---|
Other Authors: | |
Format: | Article |
Language: | English |
Published: |
2021
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/145794 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-145794 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1457942021-01-08T02:22:49Z HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses Gopalakrishnan, Roshan Chua, Yansong Sun, Pengfei Kumar, Ashish Jith Sreejith Basu, Arindam School of Electrical and Electronic Engineering Institute for Infocomm Research, A*STAR Engineering::Electrical and electronic engineering Neuromorphic Computing Neuromorphic Chip The hardware-software co-optimization of neural network architectures is a field of research that emerged with the advent of commercial neuromorphic chips, such as the IBM TrueNorth and Intel Loihi. Development of simulation and automated mapping software tools in tandem with the design of neuromorphic hardware, whilst taking into consideration the hardware constraints, will play an increasingly significant role in deployment of system-level applications. This paper illustrates the importance and benefits of co-design of convolutional neural networks (CNN) that are to be mapped onto neuromorphic hardware with a crossbar array of synapses. Toward this end, we first study which convolution techniques are more hardware friendly and propose different mapping techniques for different convolutions. We show that, for a seven-layered CNN, our proposed mapping technique can reduce the number of cores used by 4.9–13.8 times for crossbar sizes ranging from 128 × 256 to 1,024 × 1,024, and this can be compared to the toeplitz method of mapping. We next develop an iterative co-design process for the systematic design of more hardware-friendly CNNs whilst considering hardware constraints, such as core sizes. A python wrapper, developed for the mapping process, is also useful for validating hardware design and studies on traffic volume and energy consumption. Finally, a new neural network dubbed HFNet is proposed using the above co-design process; it achieves a classification accuracy of 71.3% on the IMAGENET dataset (comparable to the VGG-16) but uses 11 times less cores for neuromorphic hardware with core size of 1,024 × 1,024. We also modified the HFNet to fit onto different core sizes and report on the corresponding classification accuracies. Various aspects of the paper are patent pending. Published version 2021-01-08T02:22:49Z 2021-01-08T02:22:49Z 2020 Journal Article Gopalakrishnan, R., Chua, Y., Sun, P., Kumar, A. J. S., & Basu, A. (2020). HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses. Frontiers in Neuroscience, 14, 907-. doi:10.3389/fnins.2020.00907 1662-4548 https://hdl.handle.net/10356/145794 10.3389/fnins.2020.00907 33192236 14 en Frontiers in Neuroscience © 2020 Gopalakrishnan, Chua, Sun, Sreejith Kumar and Basu. This is an open-access article distributed under the terms of the Creative Commons Attribution License (CC BY). The use, distribution or reproduction in other forums is permitted, provided the original author(s) and the copyright owner(s) are credited and that the original publication in this journal is cited, in accordance with accepted academic practice. No use, distribution or reproduction is permitted which does not comply with these terms. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
Engineering::Electrical and electronic engineering Neuromorphic Computing Neuromorphic Chip |
spellingShingle |
Engineering::Electrical and electronic engineering Neuromorphic Computing Neuromorphic Chip Gopalakrishnan, Roshan Chua, Yansong Sun, Pengfei Kumar, Ashish Jith Sreejith Basu, Arindam HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
description |
The hardware-software co-optimization of neural network architectures is a field of research that emerged with the advent of commercial neuromorphic chips, such as the IBM TrueNorth and Intel Loihi. Development of simulation and automated mapping software tools in tandem with the design of neuromorphic hardware, whilst taking into consideration the hardware constraints, will play an increasingly significant role in deployment of system-level applications. This paper illustrates the importance and benefits of co-design of convolutional neural networks (CNN) that are to be mapped onto neuromorphic hardware with a crossbar array of synapses. Toward this end, we first study which convolution techniques are more hardware friendly and propose different mapping techniques for different convolutions. We show that, for a seven-layered CNN, our proposed mapping technique can reduce the number of cores used by 4.9–13.8 times for crossbar sizes ranging from 128 × 256 to 1,024 × 1,024, and this can be compared to the toeplitz method of mapping. We next develop an iterative co-design process for the systematic design of more hardware-friendly CNNs whilst considering hardware constraints, such as core sizes. A python wrapper, developed for the mapping process, is also useful for validating hardware design and studies on traffic volume and energy consumption. Finally, a new neural network dubbed HFNet is proposed using the above co-design process; it achieves a classification accuracy of 71.3% on the IMAGENET dataset (comparable to the VGG-16) but uses 11 times less cores for neuromorphic hardware with core size of 1,024 × 1,024. We also modified the HFNet to fit onto different core sizes and report on the corresponding classification accuracies. Various aspects of the paper are patent pending. |
author2 |
School of Electrical and Electronic Engineering |
author_facet |
School of Electrical and Electronic Engineering Gopalakrishnan, Roshan Chua, Yansong Sun, Pengfei Kumar, Ashish Jith Sreejith Basu, Arindam |
format |
Article |
author |
Gopalakrishnan, Roshan Chua, Yansong Sun, Pengfei Kumar, Ashish Jith Sreejith Basu, Arindam |
author_sort |
Gopalakrishnan, Roshan |
title |
HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
title_short |
HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
title_full |
HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
title_fullStr |
HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
title_full_unstemmed |
HFNet : a CNN architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
title_sort |
hfnet : a cnn architecture co-designed for neuromorphic hardware with a crossbar array of synapses |
publishDate |
2021 |
url |
https://hdl.handle.net/10356/145794 |
_version_ |
1688665596025110528 |