Device implementation and arithmetic circuit design of ternary logic
Tremendous amounts of data are being generated and should be processed during the massive employment of artificial intelligence and edge/cloud computing, necessitating computers with higher capabilities. However, as Moore's Law approaches its limit, enhancing computing capability through transi...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Thesis-Doctor of Philosophy |
Language: | English |
Published: |
Nanyang Technological University
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/181052 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-181052 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1810522024-12-03T05:20:50Z Device implementation and arithmetic circuit design of ternary logic Zhao, Guangchao Tay Beng Kang School of Electrical and Electronic Engineering EBKTAY@ntu.edu.sg Engineering Ternary logic computing Multiple-valued logic Logic devices based on 2D semiconductors Ternary arithmetic circuits Tremendous amounts of data are being generated and should be processed during the massive employment of artificial intelligence and edge/cloud computing, necessitating computers with higher capabilities. However, as Moore's Law approaches its limit, enhancing computing capability through transistor miniaturization is becoming less feasible. New strategies for “more-than-Moore” are highly preferred to drive future technological advancements. Multiple-valued logic, especially ternary logic with its superior data density compared to traditional binary logic, offers a viable route to augment computing capability while reducing chip interconnections and dynamic power consumption. Despite the growing interest in ternary logic within academia and industry, its practical application remains limited due to the increased transistor count and connections required by earlier logic gate implementations. In this thesis, we present efficient implementation methods of basic ternary logic gates based on emerging nano-electronics including two-dimensional material-based transistors. The fabricated ternary devices show high performance in DC gain and low power consumption. Additionally, compact models of the devices have been established and calibrated, facilitating the circuit design and simulation in Electronic Design Automation (EDA) tools. At the circuit level, this thesis introduces novel ternary arithmetic circuits, including adders and multipliers, that are optimized for low power consumption and minimal delay. Finally, we showcase the practical benefits of ternary logic systems in data processing through the implementation of carry-free arithmetic circuits, underscoring their potential as a transformative computing paradigm. Doctor of Philosophy 2024-11-13T00:51:05Z 2024-11-13T00:51:05Z 2024 Thesis-Doctor of Philosophy Zhao, G. (2024). Device implementation and arithmetic circuit design of ternary logic. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/181052 https://hdl.handle.net/10356/181052 10.32657/10356/181052 en MOE AcRF TIER 2- MOE2019-T2-2-075 This work is licensed under a Creative Commons Attribution-NonCommercial 4.0 International License (CC BY-NC 4.0). application/pdf Nanyang Technological University |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
Engineering Ternary logic computing Multiple-valued logic Logic devices based on 2D semiconductors Ternary arithmetic circuits |
spellingShingle |
Engineering Ternary logic computing Multiple-valued logic Logic devices based on 2D semiconductors Ternary arithmetic circuits Zhao, Guangchao Device implementation and arithmetic circuit design of ternary logic |
description |
Tremendous amounts of data are being generated and should be processed during the massive employment of artificial intelligence and edge/cloud computing, necessitating computers with higher capabilities. However, as Moore's Law approaches its limit, enhancing computing capability through transistor miniaturization is becoming less feasible. New strategies for “more-than-Moore” are highly preferred to drive future technological advancements.
Multiple-valued logic, especially ternary logic with its superior data density compared to traditional binary logic, offers a viable route to augment computing capability while reducing chip interconnections and dynamic power consumption. Despite the growing interest in ternary logic within academia and industry, its practical application remains limited due to the increased transistor count and connections required by earlier logic gate implementations.
In this thesis, we present efficient implementation methods of basic ternary logic gates based on emerging nano-electronics including two-dimensional material-based transistors. The fabricated ternary devices show high performance in DC gain and low power consumption. Additionally, compact models of the devices have been established and calibrated, facilitating the circuit design and simulation in Electronic Design Automation (EDA) tools. At the circuit level, this thesis introduces novel ternary arithmetic circuits, including adders and multipliers, that are optimized for low power consumption and minimal delay. Finally, we showcase the practical benefits of ternary logic systems in data processing through the implementation of carry-free arithmetic circuits, underscoring their potential as a transformative computing paradigm. |
author2 |
Tay Beng Kang |
author_facet |
Tay Beng Kang Zhao, Guangchao |
format |
Thesis-Doctor of Philosophy |
author |
Zhao, Guangchao |
author_sort |
Zhao, Guangchao |
title |
Device implementation and arithmetic circuit design of ternary logic |
title_short |
Device implementation and arithmetic circuit design of ternary logic |
title_full |
Device implementation and arithmetic circuit design of ternary logic |
title_fullStr |
Device implementation and arithmetic circuit design of ternary logic |
title_full_unstemmed |
Device implementation and arithmetic circuit design of ternary logic |
title_sort |
device implementation and arithmetic circuit design of ternary logic |
publisher |
Nanyang Technological University |
publishDate |
2024 |
url |
https://hdl.handle.net/10356/181052 |
_version_ |
1819112964812177408 |