Design of low power adiabatic logic circuits

Adiabatic switching is a promising approach to realize VLSI circuit design in the area of extreme low power dissipation. It keeps the voltage drop across the switching devices small by recycling the energy that is stored at the capacitive nodes back to the power source for reuse. In adiabatic circui...

Full description

Saved in:
Bibliographic Details
Main Author: Wong, Hon Hin.
Other Authors: Lau, Kim Teen
Format: Theses and Dissertations
Published: 2008
Subjects:
Online Access:http://hdl.handle.net/10356/3744
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
id sg-ntu-dr.10356-3744
record_format dspace
spelling sg-ntu-dr.10356-37442023-07-04T15:01:10Z Design of low power adiabatic logic circuits Wong, Hon Hin. Lau, Kim Teen School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Semiconductors Adiabatic switching is a promising approach to realize VLSI circuit design in the area of extreme low power dissipation. It keeps the voltage drop across the switching devices small by recycling the energy that is stored at the capacitive nodes back to the power source for reuse. In adiabatic circuits, ramp-like power clock is required not only to power up the entire circuit network but also to store the recovered energy from the capacitive nodes. In this thesis, a fully dual-rail input signaling structure is adopted for the Adiabatic Pseudo-Domino Logic(APDL) family, called the APDL with dual-rail inputs (DAPDL). This logic family improves the operating frequency and the power consumption over the previous proposed family. A 4-bit shift register and a 1-bit full adder have been designed using this family. The adiabatic switching technique is also extended to the design of low power sequential circuits. Adiabatic flip-flops based on Improved PAL-2N Logic with CPL evaluation tree(C-PAL) logic family and DAPDL logic family are constructed and compared with previously proposed adiabatic flip-flops. Using the proposed flip-flops, a 4-bit counter was implemented to illustrate the cascading of sequential and combinational adiabatic logic circuits. Master of Engineering 2008-09-17T09:36:37Z 2008-09-17T09:36:37Z 2003 2003 Thesis http://hdl.handle.net/10356/3744 Nanyang Technological University application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
topic DRNTU::Engineering::Electrical and electronic engineering::Semiconductors
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Semiconductors
Wong, Hon Hin.
Design of low power adiabatic logic circuits
description Adiabatic switching is a promising approach to realize VLSI circuit design in the area of extreme low power dissipation. It keeps the voltage drop across the switching devices small by recycling the energy that is stored at the capacitive nodes back to the power source for reuse. In adiabatic circuits, ramp-like power clock is required not only to power up the entire circuit network but also to store the recovered energy from the capacitive nodes. In this thesis, a fully dual-rail input signaling structure is adopted for the Adiabatic Pseudo-Domino Logic(APDL) family, called the APDL with dual-rail inputs (DAPDL). This logic family improves the operating frequency and the power consumption over the previous proposed family. A 4-bit shift register and a 1-bit full adder have been designed using this family. The adiabatic switching technique is also extended to the design of low power sequential circuits. Adiabatic flip-flops based on Improved PAL-2N Logic with CPL evaluation tree(C-PAL) logic family and DAPDL logic family are constructed and compared with previously proposed adiabatic flip-flops. Using the proposed flip-flops, a 4-bit counter was implemented to illustrate the cascading of sequential and combinational adiabatic logic circuits.
author2 Lau, Kim Teen
author_facet Lau, Kim Teen
Wong, Hon Hin.
format Theses and Dissertations
author Wong, Hon Hin.
author_sort Wong, Hon Hin.
title Design of low power adiabatic logic circuits
title_short Design of low power adiabatic logic circuits
title_full Design of low power adiabatic logic circuits
title_fullStr Design of low power adiabatic logic circuits
title_full_unstemmed Design of low power adiabatic logic circuits
title_sort design of low power adiabatic logic circuits
publishDate 2008
url http://hdl.handle.net/10356/3744
_version_ 1772825867929518080