Design of a low-voltage CMOS analogue multiplier

The objective of this project is to design a low-voltage analogue multiplier operating on a 1.3V voltage supply and its' 3-dB bandwidth is expected to be about 100 KHz. This multiplier should be able to operate with the input signals of the 1.2V voltage swing and expect an output voltage swing...

全面介紹

Saved in:
書目詳細資料
主要作者: Leow, Hee Boon.
其他作者: Siek, Liter
格式: Theses and Dissertations
出版: 2008
主題:
在線閱讀:http://hdl.handle.net/10356/4598
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!