Design of the low-voltage CMOS analog multiplier

Analog multiplier is an important device in analog signal processing. It is widely found in many applications such as mixers, filters and oscillators. Since the current trend of Integrated Circuit Design focuses on low voltage and low power, it is desirable to design analog multipliers which can ope...

Full description

Saved in:
Bibliographic Details
Main Author: Tan, Wai Kit.
Other Authors: Siek Liter
Format: Final Year Project
Language:English
Published: 2013
Subjects:
Online Access:http://hdl.handle.net/10356/54412
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-54412
record_format dspace
spelling sg-ntu-dr.10356-544122023-07-07T17:19:49Z Design of the low-voltage CMOS analog multiplier Tan, Wai Kit. Siek Liter School of Electrical and Electronic Engineering DRNTU::Engineering Analog multiplier is an important device in analog signal processing. It is widely found in many applications such as mixers, filters and oscillators. Since the current trend of Integrated Circuit Design focuses on low voltage and low power, it is desirable to design analog multipliers which can operate in low voltage environment. Although a number of multiplier architectures have been proposed, the CMOS analog multiplier with low voltage and low power features is still a challenging subject in the IC Design field. In this thesis, a four quadrant analog multiplier that operates under 1V supply using 0.18μm CMOS process is presented. The proposed multiplier can accept input voltage from -130mV to 130mV and exhibits good linearity within this range. Bachelor of Engineering 2013-06-20T02:42:07Z 2013-06-20T02:42:07Z 2013 2013 Final Year Project (FYP) http://hdl.handle.net/10356/54412 en Nanyang Technological University 71 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering
spellingShingle DRNTU::Engineering
Tan, Wai Kit.
Design of the low-voltage CMOS analog multiplier
description Analog multiplier is an important device in analog signal processing. It is widely found in many applications such as mixers, filters and oscillators. Since the current trend of Integrated Circuit Design focuses on low voltage and low power, it is desirable to design analog multipliers which can operate in low voltage environment. Although a number of multiplier architectures have been proposed, the CMOS analog multiplier with low voltage and low power features is still a challenging subject in the IC Design field. In this thesis, a four quadrant analog multiplier that operates under 1V supply using 0.18μm CMOS process is presented. The proposed multiplier can accept input voltage from -130mV to 130mV and exhibits good linearity within this range.
author2 Siek Liter
author_facet Siek Liter
Tan, Wai Kit.
format Final Year Project
author Tan, Wai Kit.
author_sort Tan, Wai Kit.
title Design of the low-voltage CMOS analog multiplier
title_short Design of the low-voltage CMOS analog multiplier
title_full Design of the low-voltage CMOS analog multiplier
title_fullStr Design of the low-voltage CMOS analog multiplier
title_full_unstemmed Design of the low-voltage CMOS analog multiplier
title_sort design of the low-voltage cmos analog multiplier
publishDate 2013
url http://hdl.handle.net/10356/54412
_version_ 1772828715764416512