Efficient FPGA implementation of advanced encryption standard
Nowadays, the security of data is playing an increasingly important role in the data transfer. The encryption algorithm is the core of the data encryption system and change very fast in the decade. At present, AES (Advanced Encryption Standard) algorithm which is also known as Rijndael algorithm is...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Final Year Project |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/59200 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-59200 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-592002023-03-03T20:28:32Z Efficient FPGA implementation of advanced encryption standard Li, Jiaxiang Pramod Kumar Meher School of Computer Engineering Centre for High Performance Embedded Systems DRNTU::Engineering::Computer science and engineering Nowadays, the security of data is playing an increasingly important role in the data transfer. The encryption algorithm is the core of the data encryption system and change very fast in the decade. At present, AES (Advanced Encryption Standard) algorithm which is also known as Rijndael algorithm is widely used in the industry. The encryption system can be implemented in hardware and software. Hardware implementation has advantages on cost and can be optimized in aspect of performance, especially in the situation that the data flow is large. In this project, I will use FPGA to implement AES encryption algorithm. This report will focus on how to implement the AES by using FPGA in an efficient way, and by using pipelining, parallel processing and pipeline reconfiguration, we can reduce the risk of power analysis attack. The AES algorithm is implemented by Verilog. Bachelor of Engineering (Computer Engineering) 2014-04-25T04:50:01Z 2014-04-25T04:50:01Z 2014 2014 Final Year Project (FYP) http://hdl.handle.net/10356/59200 en Nanyang Technological University 47 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Computer science and engineering |
spellingShingle |
DRNTU::Engineering::Computer science and engineering Li, Jiaxiang Efficient FPGA implementation of advanced encryption standard |
description |
Nowadays, the security of data is playing an increasingly important role in the data transfer. The encryption algorithm is the core of the data encryption system and change very fast in the decade. At present, AES (Advanced Encryption Standard) algorithm which is also known as Rijndael algorithm is widely used in the industry.
The encryption system can be implemented in hardware and software. Hardware implementation has advantages on cost and can be optimized in aspect of performance, especially in the situation that the data flow is large. In this project, I will use FPGA to implement AES encryption algorithm.
This report will focus on how to implement the AES by using FPGA in an efficient way, and by using pipelining, parallel processing and pipeline reconfiguration, we can reduce the risk of power analysis attack. The AES algorithm is implemented by Verilog. |
author2 |
Pramod Kumar Meher |
author_facet |
Pramod Kumar Meher Li, Jiaxiang |
format |
Final Year Project |
author |
Li, Jiaxiang |
author_sort |
Li, Jiaxiang |
title |
Efficient FPGA implementation of advanced encryption standard |
title_short |
Efficient FPGA implementation of advanced encryption standard |
title_full |
Efficient FPGA implementation of advanced encryption standard |
title_fullStr |
Efficient FPGA implementation of advanced encryption standard |
title_full_unstemmed |
Efficient FPGA implementation of advanced encryption standard |
title_sort |
efficient fpga implementation of advanced encryption standard |
publishDate |
2014 |
url |
http://hdl.handle.net/10356/59200 |
_version_ |
1759855862933880832 |