Class D amplifiers

This final year project aims to design an audio single-ended filterless Class D amplifier used in earpiece. A 3-level PWM signal is to be produced at the load for this purpose. Due to the fact that both left and right channels of earpiece share the common ground, the single-ended structure is requir...

Full description

Saved in:
Bibliographic Details
Main Author: Yang, Yu
Other Authors: Chang Joseph Sylvester
Format: Final Year Project
Language:English
Published: 2014
Subjects:
Online Access:http://hdl.handle.net/10356/60818
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-60818
record_format dspace
spelling sg-ntu-dr.10356-608182023-07-07T18:37:03Z Class D amplifiers Yang, Yu Chang Joseph Sylvester School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits This final year project aims to design an audio single-ended filterless Class D amplifier used in earpiece. A 3-level PWM signal is to be produced at the load for this purpose. Due to the fact that both left and right channels of earpiece share the common ground, the single-ended structure is required for the purpose of this study. During the design process, a digital control block is successfully designed to transform the 2-state PWM signal into a 3-state PWM signal. Meanwhile, a digital buffer is designed to achieve a high forward loop gain in order to attenuate the noise. A hysteresis comparator is designed to generate the control signal. The single-ended filterless Class D amplifier is designed with high fidelity. Simulations are carried out in Cadence Spectre with CSM018 process. This design is verified to have achieved high PSRR (>120dB at 1 kHz) and low THD (<0.006% at 1 kHz and modulation index of 0.6). The elimination of the bulky LC low pass filter endows this design with advantages of lower cost and smaller sizes. At the meantime, the single-ended structure optimizes the design configuration by significantly cutting down hardware overhead compared with differential configuration. In a nutshell, the proposed design meets all the objectives of this final year project and provides an insight to the design of Class D amplifiers. Class D amplifiers can feature with high linearity which is comparable to its linear counterparts as well as high efficiency. Bachelor of Engineering 2014-05-30T08:25:35Z 2014-05-30T08:25:35Z 2014 2014 Final Year Project (FYP) http://hdl.handle.net/10356/60818 en Nanyang Technological University 57 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
Yang, Yu
Class D amplifiers
description This final year project aims to design an audio single-ended filterless Class D amplifier used in earpiece. A 3-level PWM signal is to be produced at the load for this purpose. Due to the fact that both left and right channels of earpiece share the common ground, the single-ended structure is required for the purpose of this study. During the design process, a digital control block is successfully designed to transform the 2-state PWM signal into a 3-state PWM signal. Meanwhile, a digital buffer is designed to achieve a high forward loop gain in order to attenuate the noise. A hysteresis comparator is designed to generate the control signal. The single-ended filterless Class D amplifier is designed with high fidelity. Simulations are carried out in Cadence Spectre with CSM018 process. This design is verified to have achieved high PSRR (>120dB at 1 kHz) and low THD (<0.006% at 1 kHz and modulation index of 0.6). The elimination of the bulky LC low pass filter endows this design with advantages of lower cost and smaller sizes. At the meantime, the single-ended structure optimizes the design configuration by significantly cutting down hardware overhead compared with differential configuration. In a nutshell, the proposed design meets all the objectives of this final year project and provides an insight to the design of Class D amplifiers. Class D amplifiers can feature with high linearity which is comparable to its linear counterparts as well as high efficiency.
author2 Chang Joseph Sylvester
author_facet Chang Joseph Sylvester
Yang, Yu
format Final Year Project
author Yang, Yu
author_sort Yang, Yu
title Class D amplifiers
title_short Class D amplifiers
title_full Class D amplifiers
title_fullStr Class D amplifiers
title_full_unstemmed Class D amplifiers
title_sort class d amplifiers
publishDate 2014
url http://hdl.handle.net/10356/60818
_version_ 1772827913156034560