Investigation and implementation of multilevel power converters for low/medium/high power applications

The presented research work explores and proposes an efficient multilevel converter for single dc bus configuration without any isolated dc sources connected in the dc-link. The experimental prototype in a three-phase/three-level rectifier topology is focused on four functionalities of the unity pow...

Full description

Saved in:
Bibliographic Details
Main Author: Ooi, Gabriel Heo Peng
Other Authors: Ali Iftekhar Maswood
Format: Theses and Dissertations
Language:English
Published: 2015
Subjects:
Online Access:https://hdl.handle.net/10356/64275
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-64275
record_format dspace
spelling sg-ntu-dr.10356-642752023-07-04T16:32:19Z Investigation and implementation of multilevel power converters for low/medium/high power applications Ooi, Gabriel Heo Peng Ali Iftekhar Maswood School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering The presented research work explores and proposes an efficient multilevel converter for single dc bus configuration without any isolated dc sources connected in the dc-link. The experimental prototype in a three-phase/three-level rectifier topology is focused on four functionalities of the unity power factor controller: (a) dc-link voltage balancing, (b) switching frequency range to achieve low THD current, (c) fault tolerance capability for two-phase operation, and (d) dynamic response of a feed-forward current control. The dc-link voltage balancing method for the three-phase/three-level and three-phase/five-level inverter topologies for neutral-point-clamped (NPC) inverter and flying capacitor (FC) inverter are also investigated. According to the experimental results, balanced capacitor voltage in the dc-link of a three-phase/three-level NPC inverter are achieved by using the dc offset modulation. However, three-phase/five-level/multilevel diode-clamped inverter (5L-MDCI) topologies require additional active balancing circuit in order to achieve stable and balanced capacitor voltages in the dc-link. The RC filter voltage balancing approach is well suited for flying capacitor inverter topology with more than three-levels based on PS-PWM technique. The optimum reduction on the component count in five-level converters (rectifier and inverter) is proposed. Both five-level rectifier and inverter topologies are developed based on the multiple-pole concept. This approach reduces the number of power semiconductor devices with distributed voltage sources in a single dc bus configuration. By observing the switching operation of a level-shifted pulse width modulation (LS-PWM) in multiple-pole multilevel converters, zero current switching is achieved in the inner cell switch naturally. The multiple-pole multilevel rectifier with reduced number of physical measurements sensors is achieved by implementing an observer control technique. Even when single phase fault is experienced, continuous operation is achieved for the five-level multiple-pole unity power factor rectifier topology using the proposed sensorless grid voltage and load current method. A high control bandwidth for two-phase operation is possible under severe unbalanced three-phase grid condition. The two-phase operation in a three-phase multiple-pole multilevel UPF rectifier is carried out with an in-phase current control technique based on balanced power condition in a three-phase three-level rectifier. A 1 kHz LS-PWM is developed for five-level rectifier topologies in order to take advantage of its simplicity and well regulated switching profile. In order to limit the switching loss to minimum a shorter conduction period control is proposed for a three-phase/five-level/six-switch multiple-pole multilevel UPF rectifier configuration. The hybrid-switching scheme based on LS-PWM/PS-PWM and shorter conduction period minimizes the switching losses incurred by inner cell switches THD of the input grid current under light load conditions. Overall, the hardware prototypes of proposed converters have been totally realized and experimental results of Chapters 3 to 12 (except Chapter 11) are verify all analytical results and guarantee an optimum performance converter. DOCTOR OF PHILOSOPHY (EEE) 2015-05-25T08:29:11Z 2015-05-25T08:29:11Z 2015 2015 Thesis Ooi, G. H. P. (2015). Investigation and implementation of multilevel power converters for low/medium/high power applications. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/64275 10.32657/10356/64275 en 369 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Ooi, Gabriel Heo Peng
Investigation and implementation of multilevel power converters for low/medium/high power applications
description The presented research work explores and proposes an efficient multilevel converter for single dc bus configuration without any isolated dc sources connected in the dc-link. The experimental prototype in a three-phase/three-level rectifier topology is focused on four functionalities of the unity power factor controller: (a) dc-link voltage balancing, (b) switching frequency range to achieve low THD current, (c) fault tolerance capability for two-phase operation, and (d) dynamic response of a feed-forward current control. The dc-link voltage balancing method for the three-phase/three-level and three-phase/five-level inverter topologies for neutral-point-clamped (NPC) inverter and flying capacitor (FC) inverter are also investigated. According to the experimental results, balanced capacitor voltage in the dc-link of a three-phase/three-level NPC inverter are achieved by using the dc offset modulation. However, three-phase/five-level/multilevel diode-clamped inverter (5L-MDCI) topologies require additional active balancing circuit in order to achieve stable and balanced capacitor voltages in the dc-link. The RC filter voltage balancing approach is well suited for flying capacitor inverter topology with more than three-levels based on PS-PWM technique. The optimum reduction on the component count in five-level converters (rectifier and inverter) is proposed. Both five-level rectifier and inverter topologies are developed based on the multiple-pole concept. This approach reduces the number of power semiconductor devices with distributed voltage sources in a single dc bus configuration. By observing the switching operation of a level-shifted pulse width modulation (LS-PWM) in multiple-pole multilevel converters, zero current switching is achieved in the inner cell switch naturally. The multiple-pole multilevel rectifier with reduced number of physical measurements sensors is achieved by implementing an observer control technique. Even when single phase fault is experienced, continuous operation is achieved for the five-level multiple-pole unity power factor rectifier topology using the proposed sensorless grid voltage and load current method. A high control bandwidth for two-phase operation is possible under severe unbalanced three-phase grid condition. The two-phase operation in a three-phase multiple-pole multilevel UPF rectifier is carried out with an in-phase current control technique based on balanced power condition in a three-phase three-level rectifier. A 1 kHz LS-PWM is developed for five-level rectifier topologies in order to take advantage of its simplicity and well regulated switching profile. In order to limit the switching loss to minimum a shorter conduction period control is proposed for a three-phase/five-level/six-switch multiple-pole multilevel UPF rectifier configuration. The hybrid-switching scheme based on LS-PWM/PS-PWM and shorter conduction period minimizes the switching losses incurred by inner cell switches THD of the input grid current under light load conditions. Overall, the hardware prototypes of proposed converters have been totally realized and experimental results of Chapters 3 to 12 (except Chapter 11) are verify all analytical results and guarantee an optimum performance converter.
author2 Ali Iftekhar Maswood
author_facet Ali Iftekhar Maswood
Ooi, Gabriel Heo Peng
format Theses and Dissertations
author Ooi, Gabriel Heo Peng
author_sort Ooi, Gabriel Heo Peng
title Investigation and implementation of multilevel power converters for low/medium/high power applications
title_short Investigation and implementation of multilevel power converters for low/medium/high power applications
title_full Investigation and implementation of multilevel power converters for low/medium/high power applications
title_fullStr Investigation and implementation of multilevel power converters for low/medium/high power applications
title_full_unstemmed Investigation and implementation of multilevel power converters for low/medium/high power applications
title_sort investigation and implementation of multilevel power converters for low/medium/high power applications
publishDate 2015
url https://hdl.handle.net/10356/64275
_version_ 1772828383730728960