Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation

DWT has been applied to various applications such as image analysis, video processing and computer graphics. The conventional general purpose processors are unable to satisfy the hunger for computational speed and the demand for energy efficiency at the same time. Therefore, specifically designed VL...

Full description

Saved in:
Bibliographic Details
Main Author: Hu, Yusong
Other Authors: Jong Ching Chuen
Format: Theses and Dissertations
Language:English
Published: 2015
Subjects:
Online Access:https://hdl.handle.net/10356/65234
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-65234
record_format dspace
spelling sg-ntu-dr.10356-652342023-07-04T16:25:00Z Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation Hu, Yusong Jong Ching Chuen School of Electrical and Electronic Engineering DRNTU::Engineering::Computer science and engineering::Computing methodologies::Image processing and computer vision DWT has been applied to various applications such as image analysis, video processing and computer graphics. The conventional general purpose processors are unable to satisfy the hunger for computational speed and the demand for energy efficiency at the same time. Therefore, specifically designed VLSI DWT architectures are required to tackle the issue. In this thesis, the architecture for 2-D DWT is studied and novel 2-D DWT architectures are proposed which achieve high memory and energy efficiency. Broadly, the research is motivated by improving two most important performance metrics, namely silicon area and energy efficiency. The thesis details the development of the proposed data scanning methods, the computation scheduling, the evaluation of energy efficiency, the proposed hardware architectures, the performance evaluation of the architectures and the comparison with the state-of-the-art designs. DOCTOR OF PHILOSOPHY (EEE) 2015-06-17T03:03:23Z 2015-06-17T03:03:23Z 2015 2015 Thesis Hu, Y. (2015). Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/65234 10.32657/10356/65234 en 154 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Computer science and engineering::Computing methodologies::Image processing and computer vision
spellingShingle DRNTU::Engineering::Computer science and engineering::Computing methodologies::Image processing and computer vision
Hu, Yusong
Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
description DWT has been applied to various applications such as image analysis, video processing and computer graphics. The conventional general purpose processors are unable to satisfy the hunger for computational speed and the demand for energy efficiency at the same time. Therefore, specifically designed VLSI DWT architectures are required to tackle the issue. In this thesis, the architecture for 2-D DWT is studied and novel 2-D DWT architectures are proposed which achieve high memory and energy efficiency. Broadly, the research is motivated by improving two most important performance metrics, namely silicon area and energy efficiency. The thesis details the development of the proposed data scanning methods, the computation scheduling, the evaluation of energy efficiency, the proposed hardware architectures, the performance evaluation of the architectures and the comparison with the state-of-the-art designs.
author2 Jong Ching Chuen
author_facet Jong Ching Chuen
Hu, Yusong
format Theses and Dissertations
author Hu, Yusong
author_sort Hu, Yusong
title Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
title_short Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
title_full Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
title_fullStr Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
title_full_unstemmed Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
title_sort memory- and energy-efficient vlsi architectures for 2-d discrete wavelet transformation
publishDate 2015
url https://hdl.handle.net/10356/65234
_version_ 1772826582062202880