Design of low dropout voltage regulator (LDO)

With the growth of the portable, battery –powered mobile systems laptops and other portable electronic devices, the need for efficient voltage regulation to prolong the battery life is very important , so the small size and clean supply voltage are more important for the present and future. In ma...

Full description

Saved in:
Bibliographic Details
Main Author: Cheng, Yilin
Other Authors: Siek Liter
Format: Final Year Project
Language:English
Published: 2016
Subjects:
Online Access:http://hdl.handle.net/10356/69329
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-69329
record_format dspace
spelling sg-ntu-dr.10356-693292023-07-07T17:18:56Z Design of low dropout voltage regulator (LDO) Cheng, Yilin Siek Liter School of Electrical and Electronic Engineering DRNTU::Engineering With the growth of the portable, battery –powered mobile systems laptops and other portable electronic devices, the need for efficient voltage regulation to prolong the battery life is very important , so the small size and clean supply voltage are more important for the present and future. In many on-chip systems, low dropout regulators (LDO) are used to provide clean power supply for noise –sensitive building blocks. A fully-integrated low dropout regulator has fast transient response and full spectrum power supply rejection. LDO regulator often used to provide low voltage, low noise and accurate output voltage. This project is to introduce a way to improve the stability of LDO, transient response and good line regulation as well as PSRR. With 10mA full load current and power supply is 1.2V, regulated a output voltage that is 1V with output load is 100pF. Using Cadence ADE Environment to get the simulation results, this is based on 0.18µm CMOS process technology Bachelor of Engineering 2016-12-13T09:04:24Z 2016-12-13T09:04:24Z 2016 Final Year Project (FYP) http://hdl.handle.net/10356/69329 en Nanyang Technological University 47 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering
spellingShingle DRNTU::Engineering
Cheng, Yilin
Design of low dropout voltage regulator (LDO)
description With the growth of the portable, battery –powered mobile systems laptops and other portable electronic devices, the need for efficient voltage regulation to prolong the battery life is very important , so the small size and clean supply voltage are more important for the present and future. In many on-chip systems, low dropout regulators (LDO) are used to provide clean power supply for noise –sensitive building blocks. A fully-integrated low dropout regulator has fast transient response and full spectrum power supply rejection. LDO regulator often used to provide low voltage, low noise and accurate output voltage. This project is to introduce a way to improve the stability of LDO, transient response and good line regulation as well as PSRR. With 10mA full load current and power supply is 1.2V, regulated a output voltage that is 1V with output load is 100pF. Using Cadence ADE Environment to get the simulation results, this is based on 0.18µm CMOS process technology
author2 Siek Liter
author_facet Siek Liter
Cheng, Yilin
format Final Year Project
author Cheng, Yilin
author_sort Cheng, Yilin
title Design of low dropout voltage regulator (LDO)
title_short Design of low dropout voltage regulator (LDO)
title_full Design of low dropout voltage regulator (LDO)
title_fullStr Design of low dropout voltage regulator (LDO)
title_full_unstemmed Design of low dropout voltage regulator (LDO)
title_sort design of low dropout voltage regulator (ldo)
publishDate 2016
url http://hdl.handle.net/10356/69329
_version_ 1772826191002075136