Data-driven dynamic logic for low power adders and multipliers

In today’s world, all the electronic devices are expected to operate with high speed, low power dissipation, occupying lesser area and show higher performance. To ensure these criteria, there are many logics proposed for digital circuit implementation. For high speed operation, clocks are mandatory...

وصف كامل

محفوظ في:
التفاصيل البيبلوغرافية
المؤلف الرئيسي: Mahendiran Navasakthi
مؤلفون آخرون: Lau Kim Teen
التنسيق: Theses and Dissertations
اللغة:English
منشور في: 2018
الموضوعات:
الوصول للمادة أونلاين:http://hdl.handle.net/10356/73110
الوسوم: إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
الوصف
الملخص:In today’s world, all the electronic devices are expected to operate with high speed, low power dissipation, occupying lesser area and show higher performance. To ensure these criteria, there are many logics proposed for digital circuit implementation. For high speed operation, clocks are mandatory in digital circuits. In case of dynamic logic, the presence of clock, increases the speed but causes higher power dissipation. To mitigate this problem, Data Driven Logic (D 3L) implementation is proposed, where the combination of input data is provided as the clock signal, thus not affecting the speed and reducing the power dissipation simultaneously. This dissertation project discusses about, the design, implementation and simulation of Full Adders using Static, Dynamic Domino, NP-CMOS, D 3L and Dual Rail Data Driven Dynamic Logic circuits. 8-Bit Full Adder, 4x4 Array Multiplier and 8x8 Array Multiplier are considered for performance analysis. These circuits are designed and simulated using Cadence Virtuoso in TSMC 65nm specification. The propagation delay and power of each logic is calculated and compared. The comparison shows an improved performance for D 3L circuits with respect to speed, area and power.