Low power supply module design of under voltage lock out circuit
The new era has witnessed the development of the process and technique in IC field. Power management ICs are growing strongly. With the development also comes the strict demanding of power consumption, hence a UVLO (Under Voltage Lock Out) circuit is proposed to meet the wide demands in power contro...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/76074 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-76074 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-760742023-07-04T15:41:27Z Low power supply module design of under voltage lock out circuit Zhao, Shuangdi Siek Liter School of Electrical and Electronic Engineering Technical University of Munich Gong Xiaowu DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits The new era has witnessed the development of the process and technique in IC field. Power management ICs are growing strongly. With the development also comes the strict demanding of power consumption, hence a UVLO (Under Voltage Lock Out) circuit is proposed to meet the wide demands in power control integrated circuit. In the design, the main modules include voltage reference, UVLO, LDO, and REFGOOD. The proposed method is to regulate the supply voltage which is used to enhance the supply rejection of the core circuit. The global supply voltage (VCC) is 0V ~ 20V. With the increasing of VCC, reference voltage ( V ) in the core circuit will set up first. Moreover, PVT compensation is represented to make the design of ref capable of operating over different process, temperature and whole supply voltage. There is a LDO module, of which the supply is VCC while the output (VDD) is the power source for other modules including UVLO and bandgap. When VCC reaches to around 5V, the local supply voltage (VDD) will be generated, which supply the power for the core circuit. The REF-GOOD signal stands for whether the voltage of LDO is ready. The UVLO module produces a rectangular signal with two different threshold voltages, satisfying the low power consumption and very low temperature draft. It is designed in the C11HV Infineon 130nm BiCMOS Technology. The module architecture and circuit have already been optimized and simulated in the design. Master of Science (Integrated Circuit Design) 2018-10-22T13:55:27Z 2018-10-22T13:55:27Z 2018 Thesis http://hdl.handle.net/10356/76074 en 73 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits |
spellingShingle |
DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Zhao, Shuangdi Low power supply module design of under voltage lock out circuit |
description |
The new era has witnessed the development of the process and technique in IC field. Power management ICs are growing strongly. With the development also comes the strict demanding of power consumption, hence a UVLO (Under Voltage Lock Out) circuit is proposed to meet the wide demands in power control integrated circuit. In the design, the main modules include voltage reference, UVLO, LDO, and REFGOOD.
The proposed method is to regulate the supply voltage which is used to
enhance the supply rejection of the core circuit.
The global supply voltage (VCC) is 0V ~ 20V. With the increasing of VCC,
reference voltage ( V ) in the core circuit will set up first. Moreover, PVT
compensation is represented to make the design of ref capable of operating over different process, temperature and whole supply voltage.
There is a LDO module, of which the supply is VCC while the output (VDD) is the power source for other modules including UVLO and bandgap. When VCC reaches to around 5V, the local supply voltage (VDD) will be generated, which supply the power for the core circuit. The REF-GOOD signal stands for whether the voltage of LDO is ready. The UVLO module produces a rectangular signal with two different threshold voltages, satisfying the low power consumption and very low temperature draft.
It is designed in the C11HV Infineon 130nm BiCMOS Technology. The module architecture and circuit have already been optimized and simulated in the design. |
author2 |
Siek Liter |
author_facet |
Siek Liter Zhao, Shuangdi |
format |
Theses and Dissertations |
author |
Zhao, Shuangdi |
author_sort |
Zhao, Shuangdi |
title |
Low power supply module design of under voltage lock out circuit |
title_short |
Low power supply module design of under voltage lock out circuit |
title_full |
Low power supply module design of under voltage lock out circuit |
title_fullStr |
Low power supply module design of under voltage lock out circuit |
title_full_unstemmed |
Low power supply module design of under voltage lock out circuit |
title_sort |
low power supply module design of under voltage lock out circuit |
publishDate |
2018 |
url |
http://hdl.handle.net/10356/76074 |
_version_ |
1772825622440050688 |