Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications

Low-dropout (LDO) voltage regulators are arguably the most popular designs used in integrated circuit (IC) power management. In this project, we aim at designing a LDO regulator with a fast load transient response suitable for supplying power to one of the blocks present in a Global Navigation Satel...

Full description

Saved in:
Bibliographic Details
Main Author: Debaditya, Mullick
Other Authors: Siek Liter
Format: Theses and Dissertations
Language:English
Published: 2019
Subjects:
Online Access:http://hdl.handle.net/10356/76876
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-76876
record_format dspace
spelling sg-ntu-dr.10356-768762023-07-04T16:11:43Z Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications Debaditya, Mullick Siek Liter School of Electrical and Electronic Engineering Intel Mobile Communications South East Asia Pte. Ltd. DRNTU::Engineering::Electrical and electronic engineering Low-dropout (LDO) voltage regulators are arguably the most popular designs used in integrated circuit (IC) power management. In this project, we aim at designing a LDO regulator with a fast load transient response suitable for supplying power to one of the blocks present in a Global Navigation Satellite System (GNSS) receiver chain. A GNSS receiver, such as a Global Positioning System (GPS) receiver chain consists of multiple cascaded blocks, where each one contributes to the down conversion process of the feeble GPS signals received from a satellite in space. The design specification of the LDO regulator is obtained from the load, which in this case is a time-to-digital (TDC) convertor operating at a high frequency. TDCs are used as counters or for purposes of time-keeping in the synthesizer block of the receiver chain. This thesis work presents the fast-LDO regulator needed to power the aforementioned block, while also providing the procedure followed to carry out the design. The design is then tested for DC analysis, stability analysis, load transient response, line transient response, load and line regulation and power supply ripple rejection. The performance of the voltage regulator is measured by conducting schematic simulations in Cadence Virtuoso Analog Design Environment and verified against the theoretical design calculations. Master of Science (Integrated Circuit Design) 2019-04-20T11:12:43Z 2019-04-20T11:12:43Z 2019 Thesis http://hdl.handle.net/10356/76876 en 78 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Debaditya, Mullick
Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
description Low-dropout (LDO) voltage regulators are arguably the most popular designs used in integrated circuit (IC) power management. In this project, we aim at designing a LDO regulator with a fast load transient response suitable for supplying power to one of the blocks present in a Global Navigation Satellite System (GNSS) receiver chain. A GNSS receiver, such as a Global Positioning System (GPS) receiver chain consists of multiple cascaded blocks, where each one contributes to the down conversion process of the feeble GPS signals received from a satellite in space. The design specification of the LDO regulator is obtained from the load, which in this case is a time-to-digital (TDC) convertor operating at a high frequency. TDCs are used as counters or for purposes of time-keeping in the synthesizer block of the receiver chain. This thesis work presents the fast-LDO regulator needed to power the aforementioned block, while also providing the procedure followed to carry out the design. The design is then tested for DC analysis, stability analysis, load transient response, line transient response, load and line regulation and power supply ripple rejection. The performance of the voltage regulator is measured by conducting schematic simulations in Cadence Virtuoso Analog Design Environment and verified against the theoretical design calculations.
author2 Siek Liter
author_facet Siek Liter
Debaditya, Mullick
format Theses and Dissertations
author Debaditya, Mullick
author_sort Debaditya, Mullick
title Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
title_short Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
title_full Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
title_fullStr Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
title_full_unstemmed Design and verification of a fast low-dropout regulator for a high performance receiver chain targeting GNSS applications
title_sort design and verification of a fast low-dropout regulator for a high performance receiver chain targeting gnss applications
publishDate 2019
url http://hdl.handle.net/10356/76876
_version_ 1772828760479891456