#TITLE_ALTERNATIVE#

commonly used now. As asynchronous circuit is clockless, this type of circuit is free from signal distribution problem. Despite having some good point, desingning, modeling, and testing of circuit model should be performed in advance before expecting asynchronous circuit working on <br /> &l...

Full description

Saved in:
Bibliographic Details
Main Author: YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN
Format: Final Project
Language:Indonesia
Online Access:https://digilib.itb.ac.id/gdl/view/15579
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Institut Teknologi Bandung
Language: Indonesia
id id-itb.:15579
spelling id-itb.:155792017-09-27T10:18:38Z#TITLE_ALTERNATIVE# YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN Indonesia Final Project INSTITUT TEKNOLOGI BANDUNG https://digilib.itb.ac.id/gdl/view/15579 commonly used now. As asynchronous circuit is clockless, this type of circuit is free from signal distribution problem. Despite having some good point, desingning, modeling, and testing of circuit model should be performed in advance before expecting asynchronous circuit working on <br /> <br /> <br /> FPGA. That because tool which accompanied FPGA is provided for development of synchronous cicuit. In this research, the designed circuit are registers controllers which works on a clockless processor. the architecture of processor is adapted form an example found in literature. The research is divided into three steps. First step is modelling circuit organisation as petri-net. On the second step, circuit states are inspected for finding paths which create hazard. Functional parts of processor that aren't part of register control modeled as delay. Then additional delay is given to certain path to eliminate hazard. After that, circuit states definition and delay are inspected with discrete time analysis algorithms to verify the circuit behavior. text
institution Institut Teknologi Bandung
building Institut Teknologi Bandung Library
continent Asia
country Indonesia
Indonesia
content_provider Institut Teknologi Bandung
collection Digital ITB
language Indonesia
description commonly used now. As asynchronous circuit is clockless, this type of circuit is free from signal distribution problem. Despite having some good point, desingning, modeling, and testing of circuit model should be performed in advance before expecting asynchronous circuit working on <br /> <br /> <br /> FPGA. That because tool which accompanied FPGA is provided for development of synchronous cicuit. In this research, the designed circuit are registers controllers which works on a clockless processor. the architecture of processor is adapted form an example found in literature. The research is divided into three steps. First step is modelling circuit organisation as petri-net. On the second step, circuit states are inspected for finding paths which create hazard. Functional parts of processor that aren't part of register control modeled as delay. Then additional delay is given to certain path to eliminate hazard. After that, circuit states definition and delay are inspected with discrete time analysis algorithms to verify the circuit behavior.
format Final Project
author YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN
spellingShingle YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN
#TITLE_ALTERNATIVE#
author_facet YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN
author_sort YANITRA (NIM: 13203133); Pembimbing Tugas Akhir : Ir. Yudi Satria Gondokaryono M.SEE., Ph.D., EVAN
title #TITLE_ALTERNATIVE#
title_short #TITLE_ALTERNATIVE#
title_full #TITLE_ALTERNATIVE#
title_fullStr #TITLE_ALTERNATIVE#
title_full_unstemmed #TITLE_ALTERNATIVE#
title_sort #title_alternative#
url https://digilib.itb.ac.id/gdl/view/15579
_version_ 1820737497217368064