Modelling of 14NM gate length La2O3-based n-type MOSFET

Gate length shrinkage is still the widely used method in transistor downsizing. In view of this, the downsizing of Equivalent Oxide Thickness (EOT) is also of high importance as it is the main focus in the process. Therefore, various studies on Metal Oxide Semiconductor Field Effect Transistors (MOS...

Full description

Saved in:
Bibliographic Details
Main Authors: Mah, S.K., Ahmad, I., Ker, P.J., Noor Faizah, Z.A.
Format: Conference Proceeding
Language:en_US
Published: 2017
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Tenaga Nasional
Language: en_US
id my.uniten.dspace-5977
record_format dspace
spelling my.uniten.dspace-59772018-02-07T02:32:16Z Modelling of 14NM gate length La2O3-based n-type MOSFET Mah, S.K. Ahmad, I. Ker, P.J. Noor Faizah, Z.A. Gate length shrinkage is still the widely used method in transistor downsizing. In view of this, the downsizing of Equivalent Oxide Thickness (EOT) is also of high importance as it is the main focus in the process. Therefore, various studies on Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) fabricated from high-k dielectric and metal gate have been reported till today. In this paper, a 14nm silicon based n-type MOSFET was virtually fabricated using Lanthanum Oxide (La2O3) on Titanium Silicide (TiSi2). ATHENA and ATLAS modules from SILVACO were used for process and device simulation respectively. The results from this work show that the threshold voltage, VTH, on-current, ION and off-current, IOFF are 0.208397 V, 4.80048 x 10-5 A/μm and 1.00402 x 10-7 A/μm respectively. Furthermore, it is demonstrated that the development of high-k/metal gate MOSFET is a promising prospect for high performance nanoscale transistors. 2017-12-08T07:48:12Z 2017-12-08T07:48:12Z 2016 Conference Proceeding 10.1109/RSM.2015.7354988 en_US In RSM 2015 - 2015 IEEE Regional Symposium on Micro and Nano Electronics, Proceedings [7354988] Institute of Electrical and Electronics Engineers In
institution Universiti Tenaga Nasional
building UNITEN Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Tenaga Nasional
content_source UNITEN Institutional Repository
url_provider http://dspace.uniten.edu.my/
language en_US
description Gate length shrinkage is still the widely used method in transistor downsizing. In view of this, the downsizing of Equivalent Oxide Thickness (EOT) is also of high importance as it is the main focus in the process. Therefore, various studies on Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) fabricated from high-k dielectric and metal gate have been reported till today. In this paper, a 14nm silicon based n-type MOSFET was virtually fabricated using Lanthanum Oxide (La2O3) on Titanium Silicide (TiSi2). ATHENA and ATLAS modules from SILVACO were used for process and device simulation respectively. The results from this work show that the threshold voltage, VTH, on-current, ION and off-current, IOFF are 0.208397 V, 4.80048 x 10-5 A/μm and 1.00402 x 10-7 A/μm respectively. Furthermore, it is demonstrated that the development of high-k/metal gate MOSFET is a promising prospect for high performance nanoscale transistors.
format Conference Proceeding
author Mah, S.K.
Ahmad, I.
Ker, P.J.
Noor Faizah, Z.A.
spellingShingle Mah, S.K.
Ahmad, I.
Ker, P.J.
Noor Faizah, Z.A.
Modelling of 14NM gate length La2O3-based n-type MOSFET
author_facet Mah, S.K.
Ahmad, I.
Ker, P.J.
Noor Faizah, Z.A.
author_sort Mah, S.K.
title Modelling of 14NM gate length La2O3-based n-type MOSFET
title_short Modelling of 14NM gate length La2O3-based n-type MOSFET
title_full Modelling of 14NM gate length La2O3-based n-type MOSFET
title_fullStr Modelling of 14NM gate length La2O3-based n-type MOSFET
title_full_unstemmed Modelling of 14NM gate length La2O3-based n-type MOSFET
title_sort modelling of 14nm gate length la2o3-based n-type mosfet
publishDate 2017
_version_ 1644493813502181376