An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count

This paper presents an improved Multi-level Inverter topology utilizing the concept of boosting-capacitor and two DC sources with reduced switches count for generating 17-level output. The topology employs 10 unidirectional switches including one bidirectional switch. Comparison with other recent to...

Full description

Saved in:
Bibliographic Details
Main Authors: Arif, M. S., Mustafa, U., Siddique, M. D., Ahmad, S., Iqbal, A., Ashique, R. H., Ayob, S.
Format: Article
Language:English
Published: John Wiley and Sons Inc 2021
Subjects:
Online Access:http://eprints.utm.my/id/eprint/95332/1/ShahrinAyob2021_AnImprovedAsymmetricalMultiLevel.pdf
http://eprints.utm.my/id/eprint/95332/
http://dx.doi.org/10.1049/pel2.12119
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Universiti Teknologi Malaysia
Language: English
id my.utm.95332
record_format eprints
spelling my.utm.953322022-04-29T22:21:42Z http://eprints.utm.my/id/eprint/95332/ An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count Arif, M. S. Mustafa, U. Siddique, M. D. Ahmad, S. Iqbal, A. Ashique, R. H. Ayob, S. TK Electrical engineering. Electronics Nuclear engineering This paper presents an improved Multi-level Inverter topology utilizing the concept of boosting-capacitor and two DC sources with reduced switches count for generating 17-level output. The topology employs 10 unidirectional switches including one bidirectional switch. Comparison with other recent topologies shows that the proposed topology employs a reduced number of devices and better performance. The topology combines the modularity of H-Bridge with the boosting capacity of the switched capacitor topology. Special care is taken while designing the switching strategy for voltage balancing of the capacitors. The authors also have generalized the topology to produce ‘n’ level output. Relevant expressions are also formed and reported. Experimental validation, as well as simulation, is performed, and results are verified. Nearest level control is used as the modulation technique. John Wiley and Sons Inc 2021 Article PeerReviewed application/pdf en http://eprints.utm.my/id/eprint/95332/1/ShahrinAyob2021_AnImprovedAsymmetricalMultiLevel.pdf Arif, M. S. and Mustafa, U. and Siddique, M. D. and Ahmad, S. and Iqbal, A. and Ashique, R. H. and Ayob, S. (2021) An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count. IET Power Electronics, 14 (12). ISSN 1755-4535 http://dx.doi.org/10.1049/pel2.12119 DOI: 10.1049/pel2.12119
institution Universiti Teknologi Malaysia
building UTM Library
collection Institutional Repository
continent Asia
country Malaysia
content_provider Universiti Teknologi Malaysia
content_source UTM Institutional Repository
url_provider http://eprints.utm.my/
language English
topic TK Electrical engineering. Electronics Nuclear engineering
spellingShingle TK Electrical engineering. Electronics Nuclear engineering
Arif, M. S.
Mustafa, U.
Siddique, M. D.
Ahmad, S.
Iqbal, A.
Ashique, R. H.
Ayob, S.
An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
description This paper presents an improved Multi-level Inverter topology utilizing the concept of boosting-capacitor and two DC sources with reduced switches count for generating 17-level output. The topology employs 10 unidirectional switches including one bidirectional switch. Comparison with other recent topologies shows that the proposed topology employs a reduced number of devices and better performance. The topology combines the modularity of H-Bridge with the boosting capacity of the switched capacitor topology. Special care is taken while designing the switching strategy for voltage balancing of the capacitors. The authors also have generalized the topology to produce ‘n’ level output. Relevant expressions are also formed and reported. Experimental validation, as well as simulation, is performed, and results are verified. Nearest level control is used as the modulation technique.
format Article
author Arif, M. S.
Mustafa, U.
Siddique, M. D.
Ahmad, S.
Iqbal, A.
Ashique, R. H.
Ayob, S.
author_facet Arif, M. S.
Mustafa, U.
Siddique, M. D.
Ahmad, S.
Iqbal, A.
Ashique, R. H.
Ayob, S.
author_sort Arif, M. S.
title An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
title_short An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
title_full An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
title_fullStr An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
title_full_unstemmed An improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
title_sort improved asymmetrical multi-level inverter topology with boosted output voltage and reduced components count
publisher John Wiley and Sons Inc
publishDate 2021
url http://eprints.utm.my/id/eprint/95332/1/ShahrinAyob2021_AnImprovedAsymmetricalMultiLevel.pdf
http://eprints.utm.my/id/eprint/95332/
http://dx.doi.org/10.1049/pel2.12119
_version_ 1732945460124975104