Power-Constrained SOC Test Schedules through Utilization of Functional Buses
In this paper, we are proposing a core-based test methodology that utilizes the functional bus for test stimuli and response transportation. An efficient algorithm for the generation of a complete test schedule that efficiently utilizes the functional bus under a power constraint is described. The t...
Saved in:
Main Authors: | , , , |
---|---|
Format: | Conference or Workshop Item |
Published: |
2006
|
Subjects: | |
Online Access: | http://eprints.utp.edu.my/3593/1/fawnizu_iccd2006.pdf http://eprints.utp.edu.my/3593/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Universiti Teknologi Petronas |
id |
my.utp.eprints.3593 |
---|---|
record_format |
eprints |
spelling |
my.utp.eprints.35932017-01-19T08:27:18Z Power-Constrained SOC Test Schedules through Utilization of Functional Buses Hussin, Fawnizu Azmadi Yoneda, Tomokazu Orailoglu, Alex Fujiwara, Hideo TK Electrical engineering. Electronics Nuclear engineering In this paper, we are proposing a core-based test methodology that utilizes the functional bus for test stimuli and response transportation. An efficient algorithm for the generation of a complete test schedule that efficiently utilizes the functional bus under a power constraint is described. The test schedule is composed of a set of test vector delivery sequences in small chunks, denoted as packets. The utilization of small packet sizes optimizes the functional bus utilization. The experimental results show that the methodology is highly effective compared to previous approaches that do not use the functional bus. The strong results of the proposed approach are particularly highlighted when small bus widths are considered, an important consideration in current SOC designs where increasingly larger bus widths pose routing and reliability challenges. 2006-10 Conference or Workshop Item PeerReviewed application/pdf http://eprints.utp.edu.my/3593/1/fawnizu_iccd2006.pdf Hussin, Fawnizu Azmadi and Yoneda, Tomokazu and Orailoglu, Alex and Fujiwara, Hideo (2006) Power-Constrained SOC Test Schedules through Utilization of Functional Buses. In: IEEE International Conference on Computer Design (ICCD'06), 1-4 October 2006, San Jose, USA. http://eprints.utp.edu.my/3593/ |
institution |
Universiti Teknologi Petronas |
building |
UTP Resource Centre |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Teknologi Petronas |
content_source |
UTP Institutional Repository |
url_provider |
http://eprints.utp.edu.my/ |
topic |
TK Electrical engineering. Electronics Nuclear engineering |
spellingShingle |
TK Electrical engineering. Electronics Nuclear engineering Hussin, Fawnizu Azmadi Yoneda, Tomokazu Orailoglu, Alex Fujiwara, Hideo Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
description |
In this paper, we are proposing a core-based test methodology that utilizes the functional bus for test stimuli and response transportation. An efficient algorithm for the generation of a complete test schedule that efficiently utilizes the functional bus under a power constraint is described. The test schedule is composed of a set of test vector delivery sequences in small chunks, denoted as packets. The utilization of small packet sizes optimizes the functional bus utilization. The experimental results show that the methodology is highly effective compared to previous approaches that do not use the functional bus. The strong results of the proposed approach are particularly highlighted when small bus widths are considered, an important consideration in current SOC designs where increasingly larger bus widths pose routing and reliability challenges. |
format |
Conference or Workshop Item |
author |
Hussin, Fawnizu Azmadi Yoneda, Tomokazu Orailoglu, Alex Fujiwara, Hideo |
author_facet |
Hussin, Fawnizu Azmadi Yoneda, Tomokazu Orailoglu, Alex Fujiwara, Hideo |
author_sort |
Hussin, Fawnizu Azmadi |
title |
Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
title_short |
Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
title_full |
Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
title_fullStr |
Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
title_full_unstemmed |
Power-Constrained SOC Test Schedules through Utilization of Functional Buses |
title_sort |
power-constrained soc test schedules through utilization of functional buses |
publishDate |
2006 |
url |
http://eprints.utp.edu.my/3593/1/fawnizu_iccd2006.pdf http://eprints.utp.edu.my/3593/ |
_version_ |
1738655275269750784 |