Hardware efficient approximate adder design
This paper presents a new approximate adder architecture which when implemented on an FPGA consumes fewer logic resources compared to accurate adders of similar size and can achieve higher or comparable operating frequencies. For 32-bit addition, our approximate adder achieves a 25% reduction in the...
Saved in:
Main Authors: | Balasubramanian, Padmanabhan, Maskell, Douglas |
---|---|
Other Authors: | School of Computer Science and Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/143971 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Approximate array multipliers
by: Balasubramanian, Padmanabhan, et al.
Published: (2021) -
Hardware optimized and error reduced approximate adder
by: Balasubramanian, Padmanabhan, et al.
Published: (2020) -
A fault-tolerant design strategy utilizing approximate computing
by: Balasubramanian, Padmanabhan, et al.
Published: (2023) -
Gate-level static approximate adders : a comparative analysis
by: Balasubramanian, Padmanabhan, et al.
Published: (2021) -
A monotonic early output asynchronous full adder
by: Balasubramanian, Padmanabhan, et al.
Published: (2023)