Design of a handshake asynchronous IC design tool

The report has elaborated the Final Year Project (FYP), namely Design of a Handshake Asynchronous IC design tool. The use of a Handshake Solutions TiDE AE Asynchronous IC Design CAD tools and the methodology for designing VLSI systems were explored. Input language for Handshake Solutions, Haste and...

Full description

Saved in:
Bibliographic Details
Main Author: Ho, Weng Geng.
Other Authors: Gwee, Bah Hwee
Format: Final Year Project
Language:English
Published: 2009
Subjects:
Online Access:http://hdl.handle.net/10356/14725
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-14725
record_format dspace
spelling sg-ntu-dr.10356-147252023-07-07T16:50:33Z Design of a handshake asynchronous IC design tool Ho, Weng Geng. Gwee, Bah Hwee School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits The report has elaborated the Final Year Project (FYP), namely Design of a Handshake Asynchronous IC design tool. The use of a Handshake Solutions TiDE AE Asynchronous IC Design CAD tools and the methodology for designing VLSI systems were explored. Input language for Handshake Solutions, Haste and its syntax in various applications were learned. The overview of the Handshake Solutions TiDE AE tools and their design flow was conducted and summarized. The process of design includes compilation, mapping, simulation, analysis, modules linking, logic optimization and timing validation. For a simple illustration of design flow, simple Buffer Gate circuit was designed and verified. Besides, design of complex asynchronous VLSI circuit, FIR filter was later conducted for further exploration. The architecture of the design, design steps as well as the results of various processes has been discussed. Comments and conclusions of the whole project were also included in the report. Bachelor of Engineering 2009-01-21T01:44:21Z 2009-01-21T01:44:21Z 2008 2008 Final Year Project (FYP) http://hdl.handle.net/10356/14725 en 90 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
Ho, Weng Geng.
Design of a handshake asynchronous IC design tool
description The report has elaborated the Final Year Project (FYP), namely Design of a Handshake Asynchronous IC design tool. The use of a Handshake Solutions TiDE AE Asynchronous IC Design CAD tools and the methodology for designing VLSI systems were explored. Input language for Handshake Solutions, Haste and its syntax in various applications were learned. The overview of the Handshake Solutions TiDE AE tools and their design flow was conducted and summarized. The process of design includes compilation, mapping, simulation, analysis, modules linking, logic optimization and timing validation. For a simple illustration of design flow, simple Buffer Gate circuit was designed and verified. Besides, design of complex asynchronous VLSI circuit, FIR filter was later conducted for further exploration. The architecture of the design, design steps as well as the results of various processes has been discussed. Comments and conclusions of the whole project were also included in the report.
author2 Gwee, Bah Hwee
author_facet Gwee, Bah Hwee
Ho, Weng Geng.
format Final Year Project
author Ho, Weng Geng.
author_sort Ho, Weng Geng.
title Design of a handshake asynchronous IC design tool
title_short Design of a handshake asynchronous IC design tool
title_full Design of a handshake asynchronous IC design tool
title_fullStr Design of a handshake asynchronous IC design tool
title_full_unstemmed Design of a handshake asynchronous IC design tool
title_sort design of a handshake asynchronous ic design tool
publishDate 2009
url http://hdl.handle.net/10356/14725
_version_ 1772826094519451648