Phase-locked loop for low frequency application using 0.18um CMOS technology

Over the past decade, the desirability of portable operation for all types of electronics system has grown tremendously. The requirement of portability thus places severe restriction on the IC size and power consumption. This leads to the need of scaling. To keep pace with the development of the mix...

Full description

Saved in:
Bibliographic Details
Main Author: Zhang, Yao.
Other Authors: Boon Chirn Chye
Format: Final Year Project
Language:English
Published: 2009
Subjects:
Online Access:http://hdl.handle.net/10356/15822
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-15822
record_format dspace
spelling sg-ntu-dr.10356-158222023-07-07T17:05:19Z Phase-locked loop for low frequency application using 0.18um CMOS technology Zhang, Yao. Boon Chirn Chye School of Electrical and Electronic Engineering Centre for Integrated Circuits and Systems DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Over the past decade, the desirability of portable operation for all types of electronics system has grown tremendously. The requirement of portability thus places severe restriction on the IC size and power consumption. This leads to the need of scaling. To keep pace with the development of the mixed-signal design, a fully integrated Phase-Locked Loop frequency synthesizer operation with a supply voltage of 1.5 V is explored in this project. The emphasis of this project is the lower power and low frequency design of Phase-Locked Loop frequency synthesizer. It is implemented by integrating the phase-frequency detector, the charge-pump, the loop filter, voltage-controlled oscillator and frequency divider. In this report, the designed Voltage-Controlled Oscillator (VCO) is based on differential-ended ring oscillator. The requirement of VCO to operate at low frequency is the main reason of choosing the ring oscillator than LC topology. Ring oscillator could be designed to have low power consumption as it becomes the objective of this project. However, it suffers from low phase noise performance. The ring oscillator topology is designed to have wide swing voltage at the output in order to increase the phase noise performance. The designed frequency divider consists of three parts, Dual-Modulus Prescaler, Program Counter and Swallow Counter. Design of the frequency divider operates from 480 MHz to 496 MHz. With regards to system integration, system parameters and a 2nd order loop filter are designed for optimal performance. And layout considerations are also discussed. Bachelor of Engineering 2009-05-15T08:08:52Z 2009-05-15T08:08:52Z 2009 2009 Final Year Project (FYP) http://hdl.handle.net/10356/15822 en Nanyang Technological University 97 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
Zhang, Yao.
Phase-locked loop for low frequency application using 0.18um CMOS technology
description Over the past decade, the desirability of portable operation for all types of electronics system has grown tremendously. The requirement of portability thus places severe restriction on the IC size and power consumption. This leads to the need of scaling. To keep pace with the development of the mixed-signal design, a fully integrated Phase-Locked Loop frequency synthesizer operation with a supply voltage of 1.5 V is explored in this project. The emphasis of this project is the lower power and low frequency design of Phase-Locked Loop frequency synthesizer. It is implemented by integrating the phase-frequency detector, the charge-pump, the loop filter, voltage-controlled oscillator and frequency divider. In this report, the designed Voltage-Controlled Oscillator (VCO) is based on differential-ended ring oscillator. The requirement of VCO to operate at low frequency is the main reason of choosing the ring oscillator than LC topology. Ring oscillator could be designed to have low power consumption as it becomes the objective of this project. However, it suffers from low phase noise performance. The ring oscillator topology is designed to have wide swing voltage at the output in order to increase the phase noise performance. The designed frequency divider consists of three parts, Dual-Modulus Prescaler, Program Counter and Swallow Counter. Design of the frequency divider operates from 480 MHz to 496 MHz. With regards to system integration, system parameters and a 2nd order loop filter are designed for optimal performance. And layout considerations are also discussed.
author2 Boon Chirn Chye
author_facet Boon Chirn Chye
Zhang, Yao.
format Final Year Project
author Zhang, Yao.
author_sort Zhang, Yao.
title Phase-locked loop for low frequency application using 0.18um CMOS technology
title_short Phase-locked loop for low frequency application using 0.18um CMOS technology
title_full Phase-locked loop for low frequency application using 0.18um CMOS technology
title_fullStr Phase-locked loop for low frequency application using 0.18um CMOS technology
title_full_unstemmed Phase-locked loop for low frequency application using 0.18um CMOS technology
title_sort phase-locked loop for low frequency application using 0.18um cmos technology
publishDate 2009
url http://hdl.handle.net/10356/15822
_version_ 1772827307514265600