16-bit low power digital FIR filter IC design
A digital filter is an essential component of digital signal processing systems due to its various advantages. Among them, the FIR filter is particularly appreciated for its linear phase characteristics. However, with the increase of integration, the reduction of process line width and the increa...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/166246 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-166246 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1662462023-07-04T16:14:49Z 16-bit low power digital FIR filter IC design Hu, Mengqi Gwee Bah Hwee School of Electrical and Electronic Engineering ebhgwee@ntu.edu.sg Engineering::Electrical and electronic engineering A digital filter is an essential component of digital signal processing systems due to its various advantages. Among them, the FIR filter is particularly appreciated for its linear phase characteristics. However, with the increase of integration, the reduction of process line width and the increase of computing speed in recent decades, the power consumption has become a non- negligible element in circuit design. In this thesis, the main focus is on the ASIC design of low power FIR filter. In this thesis, the development trend of semiconductor integrated circuits and the difficulties faced nowadays are firstly introduced. Then, the merits of research into low power techniques are described. Following that, two types of digital filters are introduced, as well as the basic working principle of FIR filters with different implementation architectures. The components of digital circuit power consumption are also mentioned. Finally, the design and implementation methods of a standard 16-bit filter based on multiplicative-additive structure are presented. Furthermore, beginning with the adders and multipliers that constitute the filter, a low-power FIR filter design based on parallel multiplication is proposed. And from the synthesis results generated, it can be concluded that the power consumption and the area occupied can be effectively decreased by the optimized FIR filter. The proposed FIR filter is 75% smaller than and 43% lower power than the benchmark filter. Master of Science (Electronics) 2023-04-18T11:49:56Z 2023-04-18T11:49:56Z 2023 Thesis-Master by Coursework Hu, M. (2023). 16-bit low power digital FIR filter IC design. Master's thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/166246 https://hdl.handle.net/10356/166246 en application/pdf Nanyang Technological University |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
Engineering::Electrical and electronic engineering |
spellingShingle |
Engineering::Electrical and electronic engineering Hu, Mengqi 16-bit low power digital FIR filter IC design |
description |
A digital filter is an essential component of digital signal processing systems due to its various
advantages. Among them, the FIR filter is particularly appreciated for its linear phase
characteristics. However, with the increase of integration, the reduction of process line width and
the increase of computing speed in recent decades, the power consumption has become a non-
negligible element in circuit design. In this thesis, the main focus is on the ASIC design of low
power FIR filter.
In this thesis, the development trend of semiconductor integrated circuits and the difficulties
faced nowadays are firstly introduced. Then, the merits of research into low power techniques
are described. Following that, two types of digital filters are introduced, as well as the basic
working principle of FIR filters with different implementation architectures. The components of
digital circuit power consumption are also mentioned. Finally, the design and implementation
methods of a standard 16-bit filter based on multiplicative-additive structure are presented.
Furthermore, beginning with the adders and multipliers that constitute the filter, a low-power
FIR filter design based on parallel multiplication is proposed.
And from the synthesis results generated, it can be concluded that the power consumption and the
area occupied can be effectively decreased by the optimized FIR filter. The proposed FIR filter is
75% smaller than and 43% lower power than the benchmark filter. |
author2 |
Gwee Bah Hwee |
author_facet |
Gwee Bah Hwee Hu, Mengqi |
format |
Thesis-Master by Coursework |
author |
Hu, Mengqi |
author_sort |
Hu, Mengqi |
title |
16-bit low power digital FIR filter IC design |
title_short |
16-bit low power digital FIR filter IC design |
title_full |
16-bit low power digital FIR filter IC design |
title_fullStr |
16-bit low power digital FIR filter IC design |
title_full_unstemmed |
16-bit low power digital FIR filter IC design |
title_sort |
16-bit low power digital fir filter ic design |
publisher |
Nanyang Technological University |
publishDate |
2023 |
url |
https://hdl.handle.net/10356/166246 |
_version_ |
1772827536415260672 |