Design of CMOS Ising machine for combinatorial optimization problems

Combinatorial optimization problems (COPs), a subfield of mathematics, have significant importance in various fields, including artificial intelligence, machine learning, and software engineering. However, some COPs are ill-suited to conventional computers, as no efficient algorithms could provide t...

Full description

Saved in:
Bibliographic Details
Main Author: Su, Yuqi
Other Authors: Kim Tae Hyoung
Format: Thesis-Doctor of Philosophy
Language:English
Published: Nanyang Technological University 2023
Subjects:
Online Access:https://hdl.handle.net/10356/169020
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-169020
record_format dspace
spelling sg-ntu-dr.10356-1690202023-07-04T15:17:28Z Design of CMOS Ising machine for combinatorial optimization problems Su, Yuqi Kim Tae Hyoung School of Electrical and Electronic Engineering Centre for Integrated Circuits and Systems THKIM@ntu.edu.sg Engineering::Electrical and electronic engineering Combinatorial optimization problems (COPs), a subfield of mathematics, have significant importance in various fields, including artificial intelligence, machine learning, and software engineering. However, some COPs are ill-suited to conventional computers, as no efficient algorithms could provide their solution within polynomial time. A new computer architecture, the Ising machine, has been seen as a potential accelerator for solving COPs thanks to its high efficiency and straightforward hardware mapping. Compared to the quantum or optical Ising machine, the CMOS technology based Ising machine recently attracted much attention as a low-cost alternative. Nevertheless, there is significant room for improvement in this emerging area. In our works, we first built a digital compute-in-memory Ising machine, achieved 22 times speed up and more than 10x energy efficiency. Secondly, we built a reconfigurable Ising machine for solving a more general class of COPs. However, such circuits suffer from high area overhead due to complex multipliers and adders. To address the above issues, we proposed a memory centralized Ising machine with 8bit interaction coefficients and 12bit multiply-and-accumulate operators. It achieves 5-10 times area reduction and features chip-to-chip interfaces. Doctor of Philosophy 2023-06-27T06:09:20Z 2023-06-27T06:09:20Z 2022 Thesis-Doctor of Philosophy Su, Y. (2022). Design of CMOS Ising machine for combinatorial optimization problems. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/169020 https://hdl.handle.net/10356/169020 10.32657/10356/169020 en This work is licensed under a Creative Commons Attribution-NonCommercial 4.0 International License (CC BY-NC 4.0). application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering
spellingShingle Engineering::Electrical and electronic engineering
Su, Yuqi
Design of CMOS Ising machine for combinatorial optimization problems
description Combinatorial optimization problems (COPs), a subfield of mathematics, have significant importance in various fields, including artificial intelligence, machine learning, and software engineering. However, some COPs are ill-suited to conventional computers, as no efficient algorithms could provide their solution within polynomial time. A new computer architecture, the Ising machine, has been seen as a potential accelerator for solving COPs thanks to its high efficiency and straightforward hardware mapping. Compared to the quantum or optical Ising machine, the CMOS technology based Ising machine recently attracted much attention as a low-cost alternative. Nevertheless, there is significant room for improvement in this emerging area. In our works, we first built a digital compute-in-memory Ising machine, achieved 22 times speed up and more than 10x energy efficiency. Secondly, we built a reconfigurable Ising machine for solving a more general class of COPs. However, such circuits suffer from high area overhead due to complex multipliers and adders. To address the above issues, we proposed a memory centralized Ising machine with 8bit interaction coefficients and 12bit multiply-and-accumulate operators. It achieves 5-10 times area reduction and features chip-to-chip interfaces.
author2 Kim Tae Hyoung
author_facet Kim Tae Hyoung
Su, Yuqi
format Thesis-Doctor of Philosophy
author Su, Yuqi
author_sort Su, Yuqi
title Design of CMOS Ising machine for combinatorial optimization problems
title_short Design of CMOS Ising machine for combinatorial optimization problems
title_full Design of CMOS Ising machine for combinatorial optimization problems
title_fullStr Design of CMOS Ising machine for combinatorial optimization problems
title_full_unstemmed Design of CMOS Ising machine for combinatorial optimization problems
title_sort design of cmos ising machine for combinatorial optimization problems
publisher Nanyang Technological University
publishDate 2023
url https://hdl.handle.net/10356/169020
_version_ 1772826240222232576