A digital IP design of ADC interface based on FPGA
FPGA, as an important branch of integrated circuits, has the advantage of rapid circuit development without the need for type-out, and has been widely used in the fields of image processing, artificial intelligence, etc. The FPGA input/output interface is a bridge for data interaction between...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/171898 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-171898 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1718982023-11-17T15:45:45Z A digital IP design of ADC interface based on FPGA Zhai, Ke Zheng Yuanjin School of Electrical and Electronic Engineering VIRTUS, IC Design Centre of Excellence YJZHENG@ntu.edu.sg Engineering::Electrical and electronic engineering::Integrated circuits FPGA, as an important branch of integrated circuits, has the advantage of rapid circuit development without the need for type-out, and has been widely used in the fields of image processing, artificial intelligence, etc. The FPGA input/output interface is a bridge for data interaction between the FPGA chip and the peripheral chips, and the interface logic, as the core part of the interface, directly affects the transmission rate and stability of the peripheral chips such as high-speed memory and the FPGA chip, so the design of the FPGA input/output interface logic is of particular importance. As the core part of the interface, the interface logic will directly affect the transmission rate and stability of the peripheral chips such as high-speed memory and FPGA chips, so the design of the input/output interface logic of FPGA is particularly important. In this thesis, based on the SGGROUP school-enterprise cooperation project, a high speed ADC-FPGA interface is designed, which has several modules of data processing, filtering, cross-clock domain and storage, and utilizes two asynchronous FIFOs for ping pong operation to efficiently handle the data, and it has a good performance. Through the simulation and verification, we found that the interface can effectively transmit data across the clock domain, and the data obtained is stable and effective, which achieves the design results. Master of Science (Electronics) 2023-11-15T07:02:51Z 2023-11-15T07:02:51Z 2023 Thesis-Master by Coursework Zhai, K. (2023). A digital IP design of ADC interface based on FPGA. Master's thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/171898 https://hdl.handle.net/10356/171898 en application/pdf Nanyang Technological University |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
Engineering::Electrical and electronic engineering::Integrated circuits |
spellingShingle |
Engineering::Electrical and electronic engineering::Integrated circuits Zhai, Ke A digital IP design of ADC interface based on FPGA |
description |
FPGA, as an important branch of integrated circuits, has the advantage of rapid circuit
development without the need for type-out, and has been widely used in the fields of
image processing, artificial intelligence, etc. The FPGA input/output interface is a bridge
for data interaction between the FPGA chip and the peripheral chips, and the interface
logic, as the core part of the interface, directly affects the transmission rate and stability
of the peripheral chips such as high-speed memory and the FPGA chip, so the design of
the FPGA input/output interface logic is of particular importance. As the core part of the
interface, the interface logic will directly affect the transmission rate and stability of the
peripheral chips such as high-speed memory and FPGA chips, so the design of the
input/output interface logic of FPGA is particularly important.
In this thesis, based on the SGGROUP school-enterprise cooperation project, a high speed ADC-FPGA interface is designed, which has several modules of data processing,
filtering, cross-clock domain and storage, and utilizes two asynchronous FIFOs for ping pong operation to efficiently handle the data, and it has a good performance. Through
the simulation and verification, we found that the interface can effectively transmit data
across the clock domain, and the data obtained is stable and effective, which achieves
the design results. |
author2 |
Zheng Yuanjin |
author_facet |
Zheng Yuanjin Zhai, Ke |
format |
Thesis-Master by Coursework |
author |
Zhai, Ke |
author_sort |
Zhai, Ke |
title |
A digital IP design of ADC interface based on FPGA |
title_short |
A digital IP design of ADC interface based on FPGA |
title_full |
A digital IP design of ADC interface based on FPGA |
title_fullStr |
A digital IP design of ADC interface based on FPGA |
title_full_unstemmed |
A digital IP design of ADC interface based on FPGA |
title_sort |
digital ip design of adc interface based on fpga |
publisher |
Nanyang Technological University |
publishDate |
2023 |
url |
https://hdl.handle.net/10356/171898 |
_version_ |
1783955592211070976 |