The validation of high-performance QDI asynchronous pipeline circuit

This dissertation pertains to the study of a comprehensive validation of the asynchronous (async) pipeline, utilizing a range of structures including multipliers and Finite Impulse Response (FIR) filters. The aim was to rigorously assess the async pipeline’s function, performance and efficiency. Our...

Full description

Saved in:
Bibliographic Details
Main Author: Zha, Hong
Other Authors: Gwee Bah Hwee
Format: Thesis-Master by Coursework
Language:English
Published: Nanyang Technological University 2024
Subjects:
Online Access:https://hdl.handle.net/10356/173987
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-173987
record_format dspace
spelling sg-ntu-dr.10356-1739872024-03-15T15:43:41Z The validation of high-performance QDI asynchronous pipeline circuit Zha, Hong Gwee Bah Hwee School of Electrical and Electronic Engineering ebhgwee@ntu.edu.sg Engineering This dissertation pertains to the study of a comprehensive validation of the asynchronous (async) pipeline, utilizing a range of structures including multipliers and Finite Impulse Response (FIR) filters. The aim was to rigorously assess the async pipeline’s function, performance and efficiency. Our findings indicate that the async pipeline architecture can be combined in various forms and possesses inherent characteristics that make it particularly effective in eliminating glitches, a common issue in synchronous systems. This ‘no glitch’ feature underscores the async pipeline’s potential to enhance operational stability and reliability. Furthermore, our analysis reveals the async pipeline’s significant potential for low power consumption. By comparing the async pipeline with traditional synchronous models, especially in the context of complex computational tasks, we observed a marked improvement in energy efficiency. These results suggest that the async pipeline offers promising avenues for developing more energy-efficient and stable computing architectures which are particularly relevant in the design of advanced digital systems. Master's degree 2024-03-11T07:58:49Z 2024-03-11T07:58:49Z 2024 Thesis-Master by Coursework Zha, H. (2024). The validation of high-performance QDI asynchronous pipeline circuit. Master's thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/173987 https://hdl.handle.net/10356/173987 en application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering
spellingShingle Engineering
Zha, Hong
The validation of high-performance QDI asynchronous pipeline circuit
description This dissertation pertains to the study of a comprehensive validation of the asynchronous (async) pipeline, utilizing a range of structures including multipliers and Finite Impulse Response (FIR) filters. The aim was to rigorously assess the async pipeline’s function, performance and efficiency. Our findings indicate that the async pipeline architecture can be combined in various forms and possesses inherent characteristics that make it particularly effective in eliminating glitches, a common issue in synchronous systems. This ‘no glitch’ feature underscores the async pipeline’s potential to enhance operational stability and reliability. Furthermore, our analysis reveals the async pipeline’s significant potential for low power consumption. By comparing the async pipeline with traditional synchronous models, especially in the context of complex computational tasks, we observed a marked improvement in energy efficiency. These results suggest that the async pipeline offers promising avenues for developing more energy-efficient and stable computing architectures which are particularly relevant in the design of advanced digital systems.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Zha, Hong
format Thesis-Master by Coursework
author Zha, Hong
author_sort Zha, Hong
title The validation of high-performance QDI asynchronous pipeline circuit
title_short The validation of high-performance QDI asynchronous pipeline circuit
title_full The validation of high-performance QDI asynchronous pipeline circuit
title_fullStr The validation of high-performance QDI asynchronous pipeline circuit
title_full_unstemmed The validation of high-performance QDI asynchronous pipeline circuit
title_sort validation of high-performance qdi asynchronous pipeline circuit
publisher Nanyang Technological University
publishDate 2024
url https://hdl.handle.net/10356/173987
_version_ 1794549406054219776