Low-power non-binary SAR ADC with a two-mode comparator

For implantable medical devices like artificial pacemakers, high power efficiency is demanded because they are supposed to work 5 to 10 years on a battery. ADC is one of the major blocks as the interface between analog signals and digital logic. Hence, low power ADC with low speed and medium resolut...

Full description

Saved in:
Bibliographic Details
Main Author: Li, Jianni
Other Authors: Yvonne Lam Ying Hung
Format: Theses and Dissertations
Language:English
Published: 2015
Subjects:
Online Access:https://hdl.handle.net/10356/62146
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-62146
record_format dspace
spelling sg-ntu-dr.10356-621462023-07-04T16:30:30Z Low-power non-binary SAR ADC with a two-mode comparator Li, Jianni Yvonne Lam Ying Hung School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits For implantable medical devices like artificial pacemakers, high power efficiency is demanded because they are supposed to work 5 to 10 years on a battery. ADC is one of the major blocks as the interface between analog signals and digital logic. Hence, low power ADC with low speed and medium resolution is needed for such applications. These requirements make SAR ADC a suitable choice due to its simple structure and serial operation. However, there is still room for future power efficiency improvement. To lower the power consumption, the method of applying a two-mode comparator was proposed, where the first few steps are completed in the comparator’s low accuracy mode, and the last few steps are completed in the high accuracy mode. However, more errors are resulted in the first few steps, when the comparator is working with low accuracy. To resolve this problem, a generalized non-binary algorithm is applied. The capacitance values of the DAC array were adjusted to achieve better static performance. In this project, an SAR ADC applying the generalized non-binary algorithm with a two-mode comparator is proposed. The capacitance values of the DAC array were adjusted to achieve better static performance, and hence the performance of the proposed ADC is improved. A non-binary ADC with the conventional structure is also constructed for performance comparison. Both ADCs were designed and simulated using GF 40nm technology. The simulation results show that with comparable static performance, the non-binary ADC with a two-mode comparator shows better power efficiency. MASTER OF ENGINEERING (EEE) 2015-02-10T07:13:46Z 2015-02-10T07:13:46Z 2014 2014 Thesis Li, J. (2014). Low-power non-binary SAR ADC with a two-mode comparator. Master’s thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/62146 10.32657/10356/62146 en 90 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
Li, Jianni
Low-power non-binary SAR ADC with a two-mode comparator
description For implantable medical devices like artificial pacemakers, high power efficiency is demanded because they are supposed to work 5 to 10 years on a battery. ADC is one of the major blocks as the interface between analog signals and digital logic. Hence, low power ADC with low speed and medium resolution is needed for such applications. These requirements make SAR ADC a suitable choice due to its simple structure and serial operation. However, there is still room for future power efficiency improvement. To lower the power consumption, the method of applying a two-mode comparator was proposed, where the first few steps are completed in the comparator’s low accuracy mode, and the last few steps are completed in the high accuracy mode. However, more errors are resulted in the first few steps, when the comparator is working with low accuracy. To resolve this problem, a generalized non-binary algorithm is applied. The capacitance values of the DAC array were adjusted to achieve better static performance. In this project, an SAR ADC applying the generalized non-binary algorithm with a two-mode comparator is proposed. The capacitance values of the DAC array were adjusted to achieve better static performance, and hence the performance of the proposed ADC is improved. A non-binary ADC with the conventional structure is also constructed for performance comparison. Both ADCs were designed and simulated using GF 40nm technology. The simulation results show that with comparable static performance, the non-binary ADC with a two-mode comparator shows better power efficiency.
author2 Yvonne Lam Ying Hung
author_facet Yvonne Lam Ying Hung
Li, Jianni
format Theses and Dissertations
author Li, Jianni
author_sort Li, Jianni
title Low-power non-binary SAR ADC with a two-mode comparator
title_short Low-power non-binary SAR ADC with a two-mode comparator
title_full Low-power non-binary SAR ADC with a two-mode comparator
title_fullStr Low-power non-binary SAR ADC with a two-mode comparator
title_full_unstemmed Low-power non-binary SAR ADC with a two-mode comparator
title_sort low-power non-binary sar adc with a two-mode comparator
publishDate 2015
url https://hdl.handle.net/10356/62146
_version_ 1772828797674979328