Asynchronous QDI library cell layout development and characterization

This report presents the Design of Asynchronous Quasi-Delay-Insensitive (QDI) Library Cell Layout Development and Characterization. Asynchronous clock-less circuits are used in digital system that serves as an alternative for synchronous circuits. In asynchronous circuits, it employs hand-shaking pr...

Full description

Saved in:
Bibliographic Details
Main Author: Choy, Joel Guo Wen
Other Authors: Gwee Bah Hwee
Format: Final Year Project
Language:English
Published: 2015
Subjects:
Online Access:http://hdl.handle.net/10356/63778
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-63778
record_format dspace
spelling sg-ntu-dr.10356-637782023-07-07T17:16:41Z Asynchronous QDI library cell layout development and characterization Choy, Joel Guo Wen Gwee Bah Hwee School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering This report presents the Design of Asynchronous Quasi-Delay-Insensitive (QDI) Library Cell Layout Development and Characterization. Asynchronous clock-less circuits are used in digital system that serves as an alternative for synchronous circuits. In asynchronous circuits, it employs hand-shaking protocol that replaces the need for a timing circuit. The advantageous of a QDI realization approach is that it is highly robust towards process, voltage and temperature (PVT) variation as any timing assumptions are eliminated. Because of the lack of Electronic Design Automation (EDA) tools to synthesis QDI cell libraries, there is a need for these cell layouts to be hand-drafted. With these hand-drafted library cells created, IC designers are able to utilize the cells for future work where the designs are larger and more complex. The technology used for this design is CMOS 0.65μm, using the Globalfoundries technology. This report also presents the process flow of an IC design and the use of EDA tools such as Cadence Virtuoso Schematic Capture and Layout Editor. While designing critical checks to ensure the functionality of the layout was done using Calibre Layout Versus Schematic (LVS) and to adhere to the foundry’s process and to reduce fabrication faults, Calibre Design Rule Check (DRC). As the designing stages are always in ideal conditions, parasitic capacitance and resistance has to be extracted. This was done using Calibre Parasitic Extraction (PEX). With the extraction of parasitic capacitance and resistance, rise and fall delay time can be simulated to mimic real-world conditions. After completing the library cell designs for 54 cells, simulated results from pre and post layout are compared to ensure that the functionality is similar. Next, with the already available synchronous combinational logic cells, they are characterized using Synopsys SiliconSmart. An 8051 microcontroller was synthesized using Synopsys Design Vision and the floor planning together with the placing and routing of the microcontroller was done using Cadence Encounter. To date, different transistor widths has been designed, verified and simulated. Bachelor of Engineering 2015-05-19T02:50:24Z 2015-05-19T02:50:24Z 2015 2015 Final Year Project (FYP) http://hdl.handle.net/10356/63778 en Nanyang Technological University 117 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Choy, Joel Guo Wen
Asynchronous QDI library cell layout development and characterization
description This report presents the Design of Asynchronous Quasi-Delay-Insensitive (QDI) Library Cell Layout Development and Characterization. Asynchronous clock-less circuits are used in digital system that serves as an alternative for synchronous circuits. In asynchronous circuits, it employs hand-shaking protocol that replaces the need for a timing circuit. The advantageous of a QDI realization approach is that it is highly robust towards process, voltage and temperature (PVT) variation as any timing assumptions are eliminated. Because of the lack of Electronic Design Automation (EDA) tools to synthesis QDI cell libraries, there is a need for these cell layouts to be hand-drafted. With these hand-drafted library cells created, IC designers are able to utilize the cells for future work where the designs are larger and more complex. The technology used for this design is CMOS 0.65μm, using the Globalfoundries technology. This report also presents the process flow of an IC design and the use of EDA tools such as Cadence Virtuoso Schematic Capture and Layout Editor. While designing critical checks to ensure the functionality of the layout was done using Calibre Layout Versus Schematic (LVS) and to adhere to the foundry’s process and to reduce fabrication faults, Calibre Design Rule Check (DRC). As the designing stages are always in ideal conditions, parasitic capacitance and resistance has to be extracted. This was done using Calibre Parasitic Extraction (PEX). With the extraction of parasitic capacitance and resistance, rise and fall delay time can be simulated to mimic real-world conditions. After completing the library cell designs for 54 cells, simulated results from pre and post layout are compared to ensure that the functionality is similar. Next, with the already available synchronous combinational logic cells, they are characterized using Synopsys SiliconSmart. An 8051 microcontroller was synthesized using Synopsys Design Vision and the floor planning together with the placing and routing of the microcontroller was done using Cadence Encounter. To date, different transistor widths has been designed, verified and simulated.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Choy, Joel Guo Wen
format Final Year Project
author Choy, Joel Guo Wen
author_sort Choy, Joel Guo Wen
title Asynchronous QDI library cell layout development and characterization
title_short Asynchronous QDI library cell layout development and characterization
title_full Asynchronous QDI library cell layout development and characterization
title_fullStr Asynchronous QDI library cell layout development and characterization
title_full_unstemmed Asynchronous QDI library cell layout development and characterization
title_sort asynchronous qdi library cell layout development and characterization
publishDate 2015
url http://hdl.handle.net/10356/63778
_version_ 1772826287134474240