Speed up verification with hardware accelerator

The huge and never-stop-growing number of components integrated in System on Chip (SoC) makes the SoC increasingly complex. It also makes the normal ways of verification a bottleneck in the Integrated Circuit (IC) design process due to the cost and time-to-market requirement. The dissertation presen...

Full description

Saved in:
Bibliographic Details
Main Author: Liu, Yi
Other Authors: Chip Hong Chang
Format: Theses and Dissertations
Language:English
Published: 2018
Subjects:
Online Access:http://hdl.handle.net/10356/73137
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-73137
record_format dspace
spelling sg-ntu-dr.10356-731372023-07-04T15:05:29Z Speed up verification with hardware accelerator Liu, Yi Chip Hong Chang School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering The huge and never-stop-growing number of components integrated in System on Chip (SoC) makes the SoC increasingly complex. It also makes the normal ways of verification a bottleneck in the Integrated Circuit (IC) design process due to the cost and time-to-market requirement. The dissertation presents the development of the transaction level communication component to speed up Global Navigation Satellite System (GNSS) boot load simulation based on a co-emulation environment which integrates the simulator and the Mentor Graphics’ emulator—Veloce2. The main task of this work is to build the TBX and get the boot load test passed. Master of Science (Integrated Circuit Design) 2018-01-03T07:28:06Z 2018-01-03T07:28:06Z 2018 Thesis http://hdl.handle.net/10356/73137 en 67 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Liu, Yi
Speed up verification with hardware accelerator
description The huge and never-stop-growing number of components integrated in System on Chip (SoC) makes the SoC increasingly complex. It also makes the normal ways of verification a bottleneck in the Integrated Circuit (IC) design process due to the cost and time-to-market requirement. The dissertation presents the development of the transaction level communication component to speed up Global Navigation Satellite System (GNSS) boot load simulation based on a co-emulation environment which integrates the simulator and the Mentor Graphics’ emulator—Veloce2. The main task of this work is to build the TBX and get the boot load test passed.
author2 Chip Hong Chang
author_facet Chip Hong Chang
Liu, Yi
format Theses and Dissertations
author Liu, Yi
author_sort Liu, Yi
title Speed up verification with hardware accelerator
title_short Speed up verification with hardware accelerator
title_full Speed up verification with hardware accelerator
title_fullStr Speed up verification with hardware accelerator
title_full_unstemmed Speed up verification with hardware accelerator
title_sort speed up verification with hardware accelerator
publishDate 2018
url http://hdl.handle.net/10356/73137
_version_ 1772828701744955392