ALL MOS low-power low-voltage LDO with an embedded voltage reference

The Low Drop-out Voltage (LDO) regulators are widely used in present electronic industry. Such voltage regulator is one of the subsystems in the power management unit. This LDO consumes very little current and will be designed in a 0.18µm CMOS technology. The minimum unregulated input voltage, Vin,...

Full description

Saved in:
Bibliographic Details
Main Author: Chandra, Bernardus Edwin
Other Authors: Siek Liter
Format: Final Year Project
Language:English
Published: 2018
Subjects:
Online Access:http://hdl.handle.net/10356/75350
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-75350
record_format dspace
spelling sg-ntu-dr.10356-753502023-07-07T17:42:15Z ALL MOS low-power low-voltage LDO with an embedded voltage reference Chandra, Bernardus Edwin Siek Liter School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits The Low Drop-out Voltage (LDO) regulators are widely used in present electronic industry. Such voltage regulator is one of the subsystems in the power management unit. This LDO consumes very little current and will be designed in a 0.18µm CMOS technology. The minimum unregulated input voltage, Vin, is typically 1.2 voltage, and the output voltage is an unscaled temperature compensated voltage in a voltage-mode approach derived from summing the PTAT and CTAT components, generated from transistors operating in the sub-threshold region of operation. This report presents 2 designs of Low Dropout (LDO) Voltage Regulator. The first design consists of a start-up circuit, error amplifier (EA) with embedded voltage reference. The second design is the modification of the first design with addition of curvature correction circuit to reduce the temperature coefficient. All the simulations are done in Cadence Virtuoso Environment using 0.18µm Global Foundries technology node. The proposed design can supply the voltage of 677 mV with minimum supply voltage of ~690 mV. The second design provides excellent temperature coefficient (TC) of 4.39 ppm/oC ranging from -40oC to 120oC. The LDO can regulate load current of 36mA. The line regulation obtained is 16.74 mV/V and the load regulation is 0.284 mV/mA. Lastly, improvements and drawback of the design are summarized at the very end of the report. Bachelor of Engineering 2018-05-31T00:42:06Z 2018-05-31T00:42:06Z 2018 Final Year Project (FYP) http://hdl.handle.net/10356/75350 en Nanyang Technological University 55 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits
Chandra, Bernardus Edwin
ALL MOS low-power low-voltage LDO with an embedded voltage reference
description The Low Drop-out Voltage (LDO) regulators are widely used in present electronic industry. Such voltage regulator is one of the subsystems in the power management unit. This LDO consumes very little current and will be designed in a 0.18µm CMOS technology. The minimum unregulated input voltage, Vin, is typically 1.2 voltage, and the output voltage is an unscaled temperature compensated voltage in a voltage-mode approach derived from summing the PTAT and CTAT components, generated from transistors operating in the sub-threshold region of operation. This report presents 2 designs of Low Dropout (LDO) Voltage Regulator. The first design consists of a start-up circuit, error amplifier (EA) with embedded voltage reference. The second design is the modification of the first design with addition of curvature correction circuit to reduce the temperature coefficient. All the simulations are done in Cadence Virtuoso Environment using 0.18µm Global Foundries technology node. The proposed design can supply the voltage of 677 mV with minimum supply voltage of ~690 mV. The second design provides excellent temperature coefficient (TC) of 4.39 ppm/oC ranging from -40oC to 120oC. The LDO can regulate load current of 36mA. The line regulation obtained is 16.74 mV/V and the load regulation is 0.284 mV/mA. Lastly, improvements and drawback of the design are summarized at the very end of the report.
author2 Siek Liter
author_facet Siek Liter
Chandra, Bernardus Edwin
format Final Year Project
author Chandra, Bernardus Edwin
author_sort Chandra, Bernardus Edwin
title ALL MOS low-power low-voltage LDO with an embedded voltage reference
title_short ALL MOS low-power low-voltage LDO with an embedded voltage reference
title_full ALL MOS low-power low-voltage LDO with an embedded voltage reference
title_fullStr ALL MOS low-power low-voltage LDO with an embedded voltage reference
title_full_unstemmed ALL MOS low-power low-voltage LDO with an embedded voltage reference
title_sort all mos low-power low-voltage ldo with an embedded voltage reference
publishDate 2018
url http://hdl.handle.net/10356/75350
_version_ 1772825218347171840