A low-quiescent and low dropout regulator in 40nm CMOS

Low Dropout (LDO) voltage regulator is a fundamental unit in power management ICs for system-on-chip (SoC) applications which is very popular nowadays. An LDO can provide a regulated, stable voltage to drive the next circuit stage. In low power management system, fast transient response with short s...

Full description

Saved in:
Bibliographic Details
Main Author: Pu, Kai Lin
Other Authors: Chan Pak Kwong
Format: Final Year Project
Language:English
Published: 2019
Subjects:
Online Access:http://hdl.handle.net/10356/78348
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-78348
record_format dspace
spelling sg-ntu-dr.10356-783482023-07-07T16:30:43Z A low-quiescent and low dropout regulator in 40nm CMOS Pu, Kai Lin Chan Pak Kwong School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Low Dropout (LDO) voltage regulator is a fundamental unit in power management ICs for system-on-chip (SoC) applications which is very popular nowadays. An LDO can provide a regulated, stable voltage to drive the next circuit stage. In low power management system, fast transient response with short settling time and noise immunity are important factors to avoid system error. Precise output voltage and good power efficiency are major consideration for low power devices.The proposed LDO regulator allows the transformation between 2-stage and 3-stage architecture, depending on the load current condition. The simulated results have shown that this LDO regulator consumes 453nA under no load condition, having a dropout voltage of 200mV. With adaptive frequency compensation, the circuit can achieve better stability with minimum Phase Margin of 65.6 degree, and the minimum Gain Margin of 16.5dB. The achieved settling time is about 1.53µs when the load current range steps from 0mA to 100mA. Moreover, with the implementation of overshoot reduction circuit at the output of the LDO enhanced output voltage change to 72.3mV as the load current reaches the maximum. As a result, the transient Figure of Merit1 (FOM1) is obtained as 0.935mV and FOM2 under maximum quiescent current is obtained as 0.275mV. This has shown a significant improvement when compared to that of reported prior-art counterparts. Verified by TSMC 40nm CMOS process technology, the proposed LDO regulator able to achieve good stability with a driving load current ranging from 0mA to 100mA, at a 100pF capacitance load, whilst consuming low quiescent current of 453nA. Bachelor of Engineering (Electrical and Electronic Engineering) 2019-06-18T09:11:10Z 2019-06-18T09:11:10Z 2019 Final Year Project (FYP) http://hdl.handle.net/10356/78348 en Nanyang Technological University 72 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
Pu, Kai Lin
A low-quiescent and low dropout regulator in 40nm CMOS
description Low Dropout (LDO) voltage regulator is a fundamental unit in power management ICs for system-on-chip (SoC) applications which is very popular nowadays. An LDO can provide a regulated, stable voltage to drive the next circuit stage. In low power management system, fast transient response with short settling time and noise immunity are important factors to avoid system error. Precise output voltage and good power efficiency are major consideration for low power devices.The proposed LDO regulator allows the transformation between 2-stage and 3-stage architecture, depending on the load current condition. The simulated results have shown that this LDO regulator consumes 453nA under no load condition, having a dropout voltage of 200mV. With adaptive frequency compensation, the circuit can achieve better stability with minimum Phase Margin of 65.6 degree, and the minimum Gain Margin of 16.5dB. The achieved settling time is about 1.53µs when the load current range steps from 0mA to 100mA. Moreover, with the implementation of overshoot reduction circuit at the output of the LDO enhanced output voltage change to 72.3mV as the load current reaches the maximum. As a result, the transient Figure of Merit1 (FOM1) is obtained as 0.935mV and FOM2 under maximum quiescent current is obtained as 0.275mV. This has shown a significant improvement when compared to that of reported prior-art counterparts. Verified by TSMC 40nm CMOS process technology, the proposed LDO regulator able to achieve good stability with a driving load current ranging from 0mA to 100mA, at a 100pF capacitance load, whilst consuming low quiescent current of 453nA.
author2 Chan Pak Kwong
author_facet Chan Pak Kwong
Pu, Kai Lin
format Final Year Project
author Pu, Kai Lin
author_sort Pu, Kai Lin
title A low-quiescent and low dropout regulator in 40nm CMOS
title_short A low-quiescent and low dropout regulator in 40nm CMOS
title_full A low-quiescent and low dropout regulator in 40nm CMOS
title_fullStr A low-quiescent and low dropout regulator in 40nm CMOS
title_full_unstemmed A low-quiescent and low dropout regulator in 40nm CMOS
title_sort low-quiescent and low dropout regulator in 40nm cmos
publishDate 2019
url http://hdl.handle.net/10356/78348
_version_ 1772826510665711616