Intellectual property authentication by watermarking scan chain in design-for-testability flow
This paper proposes an intellectual property (IP)...
Saved in:
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/90495 http://hdl.handle.net/10220/6320 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-90495 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-904952020-03-07T13:24:46Z Intellectual property authentication by watermarking scan chain in design-for-testability flow Cui, Aijiao Chang, Chip Hong School of Electrical and Electronic Engineering International Symposium on Circuits and Systems (2008 : Seattle, USA) Centre for High Performance Embedded Systems DRNTU::Engineering::Electrical and electronic engineering::Computer hardware, software and systems This paper proposes an intellectual property (IP) protection scheme at the Design-for-Testability (DfT) stage of VLSI design flow. Additional constraints generated by the owner’s digital signature have been imposed on the NP-hard problem of ordering the scan cells to achieve a watermarked solution which minimizes the penalty on power and cost of testing. As only the order of the scan cells is varied, the number of test vectors for the desired fault coverage is not affected. The advantage of this scheme is the ownership legitimacy can be publicly authenticated on-site by IP buyers after the chip has been packaged by loading a specific verification code into the scan chain. We propose to integrate the scan chain watermarking with dynamic watermarking of the IP core to make the design hard-to-attack while the ownership is easy-totrace. The proposed scheme is applied to an optimization instance of scan cell ordering targeting at test power reduction. The results on several MCNC benchmarks show that the watermarking scheme has a very low probability of solution coincidence and hence provides strong proof of authorship. Published version 2010-08-19T01:06:36Z 2019-12-06T17:48:43Z 2010-08-19T01:06:36Z 2019-12-06T17:48:43Z 2008 2008 Conference Paper Cui, A., & Chang, C. H. (2008). Intellectual property authentication by watermarking scan chain in design-for-testability flow. Proceedings of 2008 IEEE International Symposium on Circuits and Systems (pp. 2645-2648), Seattle,WA,USA. https://hdl.handle.net/10356/90495 http://hdl.handle.net/10220/6320 10.1109/ISCAS.2008.4542000 en © 2008 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. http://www.ieee.org/portal/site This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. 4 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
country |
Singapore |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Electrical and electronic engineering::Computer hardware, software and systems |
spellingShingle |
DRNTU::Engineering::Electrical and electronic engineering::Computer hardware, software and systems Cui, Aijiao Chang, Chip Hong Intellectual property authentication by watermarking scan chain in design-for-testability flow |
author2 |
School of Electrical and Electronic Engineering |
author_facet |
School of Electrical and Electronic Engineering Cui, Aijiao Chang, Chip Hong |
format |
Conference or Workshop Item |
author |
Cui, Aijiao Chang, Chip Hong |
author_sort |
Cui, Aijiao |
title |
Intellectual property authentication by watermarking scan chain in design-for-testability flow |
title_short |
Intellectual property authentication by watermarking scan chain in design-for-testability flow |
title_full |
Intellectual property authentication by watermarking scan chain in design-for-testability flow |
title_fullStr |
Intellectual property authentication by watermarking scan chain in design-for-testability flow |
title_full_unstemmed |
Intellectual property authentication by watermarking scan chain in design-for-testability flow |
title_sort |
intellectual property authentication by watermarking scan chain in design-for-testability flow |
publishDate |
2010 |
url |
https://hdl.handle.net/10356/90495 http://hdl.handle.net/10220/6320 |
_version_ |
1681048804039589888 |
description |
This paper proposes an intellectual property (IP)
protection scheme at the Design-for-Testability (DfT) stage of
VLSI design flow. Additional constraints generated by the
owner’s digital signature have been imposed on the NP-hard
problem of ordering the scan cells to achieve a watermarked
solution which minimizes the penalty on power and cost of
testing. As only the order of the scan cells is varied, the number
of test vectors for the desired fault coverage is not affected. The
advantage of this scheme is the ownership legitimacy can be
publicly authenticated on-site by IP buyers after the chip has
been packaged by loading a specific verification code into the
scan chain. We propose to integrate the scan chain
watermarking with dynamic watermarking of the IP core to
make the design hard-to-attack while the ownership is easy-totrace.
The proposed scheme is applied to an optimization
instance of scan cell ordering targeting at test power reduction.
The results on several MCNC benchmarks show that the
watermarking scheme has a very low probability of solution
coincidence and hence provides strong proof of authorship. |