IP watermarking using incremental technology mapping at logic synthesis level
This paper proposes an adaptive watermarking technique by modulating some closed cones in an originally optimized logic network (master design) for technology mapping. The headroom of each disjoint closed cone is evaluated based on its slack and slack sustainability. The notion of slack sustainabili...
Saved in:
Main Authors: | Cui, Aijiao, Chang, Chip Hong, Tahar, Sofiène |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/93106 http://hdl.handle.net/10220/6259 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Constraint-based watermarking techniques for VLSI IP protection
by: Cui, Aijiao
Published: (2011) -
Intellectual property authentication by watermarking scan chain in design-for-testability flow
by: Cui, Aijiao, et al.
Published: (2010) -
Effects of incremental training on watermarked neural networks
by: Heng, Chuan Song
Published: (2023) -
Spectral-logic based image compression and watermarking
by: Lim, Lip San.
Published: (2008) -
Watermark insertion and detection through embedded test machine for VLSI IP protection
by: Che, Xuerong.
Published: (2012)