Improving model checking stateful timed CSP with non-zenoness through clock-symmetry reduction
Real-time system verification must deal with a special notion of ‘fairness’, i.e., clocks must always be able to progress. A system run which prevents clocks from progressing unboundedly is known as Zeno. Zeno runs are infeasible in reality and thus must be pruned during system verification. Though...
Saved in:
Main Authors: | SI, Yuanjie, SUN, Jun, LIU, Yang, WANG, Ting |
---|---|
Format: | text |
Language: | English |
Published: |
Institutional Knowledge at Singapore Management University
2013
|
Subjects: | |
Online Access: | https://ink.library.smu.edu.sg/sis_research/4998 https://ink.library.smu.edu.sg/context/sis_research/article/6001/viewcontent/improving_model.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Singapore Management University |
Language: | English |
Similar Items
-
On combining state space reductions with global fairness assumptions
by: ZHANG, Shao Jie, et al.
Published: (2011) -
Enhancing State Space Reduction Methods for Model Checking
by: ZHANG SHAOJIE
Published: (2013) -
Scalable multi-core model checking fairness enhanced systems
by: LIU, Yang, et al.
Published: (2009) -
More anti-chain based refinement checking
by: WANG, Ting, et al.
Published: (2012) -
GPU Accelerated counterexample generation in LTL model checking
by: WU, Zhimin, et al.
Published: (2014)